#### Abstract

### An Open Framework for Certified System Software

Xinyu Feng

2008

Certified software consists of a machine executable program plus a machine checkable proof showing that the software is free of bugs with respect to a particular specification. Constructing certified system software is an important step toward building a reliable and secure computing platform for future critical applications. In addition to the benefits from provably safe components, architectures of certified systems may also be simplified to achieve better efficiency. However, because system software consists of program modules that use many different computation features and span different abstraction levels, it is difficult to design a single type system or program logic to certify the whole system. As a result, significant amount of kernel code of today's operating systems has to be implemented in unsafe languages, despite recent progress on type-safe languages.

In this thesis, I develop a new methodology to solve this problem, which applies different verification systems to certify different program modules, and then links the certified modules in an open framework to compose the whole certified software package. Specifically, this thesis makes contributions in the following two aspects.

First, I develop new Hoare-style program logics to certify low-level programs with different features, such as sequential programs with stack-based control abstractions and multi-threaded programs with unbounded thread creations. A common scheme in the design of these logics is modularity. They all support modular verification in the sense that program modules, such as functions and threads, can be certified separately without looking into implementation details of others.

Second, I propose an open verification framework that enables interoperation between different verification systems (a.k.a. foreign systems). The framework is open in that it is

not designed with a priori knowledge of foreign systems. It is general enough to incorporate both existing verification systems and new program logics presented in this thesis. It also supports modularity and proof reuse. Modules can be certified separately without knowing about implementation details of other modules and about the verification systems in which other modules are certified. Soundness of the framework guarantees that specifications of modules are respected after linking.

### An Open Framework for Certified System Software

A Dissertation Presented to the Faculty of the Graduate School of Yale University in Candidacy for the Degree of Doctor of Philosophy

> by Xinyu Feng

Dissertation Director: Zhong Shao

May 2008

An Open Framework for Certified System Software

Copyright © 2008 by Xinyu Feng All rights reserved.

# Contents

| Ac | vii vii |            |                                          |      |  |
|----|---------|------------|------------------------------------------|------|--|
| 1  | Intr    | troduction |                                          |      |  |
|    | 1.1     | Certifi    | ed Software                              | 2    |  |
|    | 1.2     | Challe     | enges for Certifying System Software     | . 4  |  |
|    | 1.3     | Contri     | butions and Thesis Outline               | . 6  |  |
| 2  | Basi    | ic Settir  | ngs                                      | 10   |  |
|    | 2.1     | The M      | lechanized Meta-Logic                    | . 10 |  |
|    | 2.2     | Mode       | of the Machine                           | . 11 |  |
|    | 2.3     | Progra     | am Safety                                | 15   |  |
| 3  | An      | Open F     | ramework — OCAP                          | 17   |  |
|    | 3.1     | Overv      | iew of Certified Assembly Programming    | . 21 |  |
|    |         | 3.1.1      | The CAP system                           | . 21 |  |
|    |         | 3.1.2      | Specifications of embedded code pointers | 24   |  |
|    | 3.2     | OCAF       | 'Specifications                          | . 26 |  |
|    | 3.3     | OCAF       | 'Inference Rules                         | . 28 |  |
|    | 3.4     | Sound      | ness of OCAP                             | . 33 |  |
|    | 3.5     | Embeo      | dding TAL into OCAP                      | . 36 |  |
|    |         | 3.5.1      | TAL types and typing rules.              | 36   |  |
|    |         | 3.5.2      | Interpretation and Embedding             | 37   |  |

|   |      | 3.5.3 Soundness of the embedding |                                        |    |
|---|------|----------------------------------|----------------------------------------|----|
|   | 3.6  | Discu                            | ssions and Summary                     | 41 |
|   |      | 3.6.1 Related Work               |                                        | 42 |
|   |      | 3.6.2                            | Summary                                | 44 |
| 4 | 61   | 1. <b>D</b>                      |                                        | 10 |
| 4 | Stac | K-Base                           | a Reasoning of Sequential Code         | 46 |
|   | 4.1  | Васке                            | round and Related Work                 | 48 |
|   |      | 4.1.1                            | Reasoning about Control Abstractions   | 49 |
|   |      | 4.1.2                            | The SCAP Approach                      | 50 |
|   | 4.2  | Stack-                           | Based Reasoning for Function Call      | 52 |
|   | 4.3  | Exam                             | ples                                   | 56 |
|   | 4.4  | The S                            | tack Invariant                         | 61 |
|   | 4.5  | Gener                            | ralizations of SCAP                    | 62 |
|   |      | 4.5.1                            | SCAP-I                                 | 63 |
|   |      | 4.5.2                            | SCAP-II for Weak Continuations         | 64 |
|   |      | 4.5.3                            | Example: setjmp/longjmp                | 68 |
|   | 4.6  | Embedding of SCAP into OCAP      |                                        | 74 |
|   | 4.7  | Discu                            | ssions and Summary                     | 78 |
| 5 | Con  | curren                           | t Code with Dynamic Thread Creation    | 81 |
|   | 5.1  | Backg                            | ground and Challenges                  | 83 |
|   |      | 5.1.1                            | Rely-Guarantee-Based Reasoning         | 84 |
|   |      | 5.1.2                            | R-G in Non-Preemptive Thread Model     | 84 |
|   |      | 5.1.3                            | Challenges for Dynamic Thread Creation | 85 |
|   | 5.2  | The C                            | MAP Approach                           | 88 |
|   |      | 5.2.1                            | Typing The Dynamic Thread Queue        | 90 |
|   |      | 5.2.2                            | Parameterized Assumption/Guarantee     | 93 |
|   |      | 5.2.3                            | Support of Modular Verification        | 94 |
|   | 5.3  | The C                            | MAP Logic                              | 95 |

|   |                       | 5.3.1    | The Abstract Machine                       | 95  |
|---|-----------------------|----------|--------------------------------------------|-----|
|   |                       | 5.3.2    | Program Specifications                     | 97  |
|   | 5.3.3 Inference Rules |          | Inference Rules                            | 99  |
|   |                       | 5.3.4    | Soundness of CMAP                          | 105 |
|   | 5.4                   | Exam     | ples                                       | 109 |
|   |                       | 5.4.1    | Unbounded Dynamic Thread Creation          | 109 |
|   |                       | 5.4.2    | The Readers-Writers Problem                | 111 |
|   |                       | 5.4.3    | Partial Correctness of A Lock-Free Program | 116 |
|   | 5.5                   | Discu    | ssions and Summary                         | 119 |
| 6 | App                   | olicatio | ns of OCAP                                 | 122 |
|   | 6.1                   | Linkir   | ng TAL with Certified Runtime              | 122 |
|   |                       | 6.1.1    | Certifying newpair in SCAP.                | 124 |
|   |                       | 6.1.2    | Certifying the caller in TAL               | 126 |
|   |                       | 6.1.3    | Linking the caller and callee              | 127 |
|   | 6.2                   | Certif   | ied Threads and Scheduler                  | 129 |
|   |                       | 6.2.1    | The Problem                                | 130 |
|   |                       | 6.2.2    | Certifying The Scheduler Code in SCAP      | 132 |
|   |                       | 6.2.3    | CMAP <sup>-</sup> for User Thread Code     | 133 |
|   |                       | 6.2.4    | Linking the scheduler with threads.        | 135 |
|   | 6.3                   | Summ     | nary                                       | 136 |
| 7 | R-G                   | Reaso    | ning and Concurrent Separation Logic       | 138 |
|   | 7.1                   | The A    | bstract Machine                            | 140 |
|   | 7.2                   | AGL:     | an R-G Based Program Logic                 | 143 |
|   | 7.3                   | SAGL     | : Separated Rely-Guarantee Logic           | 148 |
|   | 7.4                   | Concu    | urrent Separation Logic (CSL)              | 157 |
|   |                       | 7.4.1    | CSL Specifications and Rules               | 158 |
|   |                       | 7.4.2    | Interpretation of CSL in SAGL              | 162 |

| Bi | 3ibliography 1 |                          |     |  |  |  |
|----|----------------|--------------------------|-----|--|--|--|
| 8  | Con            | clusions and Future Work | 169 |  |  |  |
|    | 7.6            | Discussions and Summary  | 165 |  |  |  |
|    | 7.5            | SAGL Examples            | 163 |  |  |  |

# **List of Figures**

| 2.1 | The Machine                                             | 11 |
|-----|---------------------------------------------------------|----|
| 2.2 | Register Aliases and Usage                              | 12 |
| 2.3 | Operational Semantics                                   | 13 |
| 2.4 | Example of Machine Code: Function Call/Return           | 15 |
| 3.1 | Building Certified Systems by Linking Certified Modules | 18 |
| 3.2 | Selected CAP Rules                                      | 22 |
| 3.3 | Specification Constructs of OCAP                        | 28 |
| 3.4 | OCAP Inference Rules                                    | 29 |
| 3.5 | Type Definitions of TAL                                 | 36 |
| 3.6 | Selected TAL typing rules                               | 38 |
| 3.7 | TAL typing rules – II                                   | 38 |
| 3.8 | TAL typing rules for well-formed states                 | 39 |
| 4.1 | The Model for Code Pointers                             | 51 |
| 4.2 | SCAP Specification Constructs                           | 52 |
| 4.3 | The Model for Function Call/Return in SCAP              | 53 |
| 4.4 | SCAP Inference Rules                                    | 55 |
| 4.5 | Factorial Functions in C                                | 56 |
| 4.6 | SCAP Factorial Example                                  | 57 |
| 4.7 | SCAP Implementation of Tail Recursion                   | 58 |
| 4.8 | Macros for SCAP Examples                                | 59 |

| 4.9  | The Logical Control Stack                     | 60 |
|------|-----------------------------------------------|----|
| 4.10 | C Code with Multi-Return Address              | 64 |
| 4.11 | Assembly Code with Multi-Return Function Call | 65 |
| 4.12 | C Code with Weak-Continuations                | 67 |
| 4.13 | Specifications of Code in Figure 4.14         | 67 |
| 4.14 | Example for Weak Continuation                 | 69 |
| 4.15 | Implementation for setjmp/longjmp             | 70 |
| 4.16 | C Program Using setjmp/longjmp                | 71 |
| 4.17 | TM Code Using setjmp/longjmp                  | 72 |
| 4.18 | Specifications for Code in Figure 4.17        | 73 |
| 5.1  | Rely-guarantee-based reasoning                | 83 |
| 5.2  | R-G in a non-preemptive setting               | 85 |
| 5.3  | Loop: high-level program                      | 86 |
| 5.4  | Interleaving of threads                       | 87 |
| 5.5  | Code sharing between different threads        | 94 |
| 5.6  | The abstract machine                          | 96 |
| 5.7  | Operational Semantics for the CMAP Machine    | 97 |
| 5.8  | Specification Constructs of CMAP              | 98 |
| 5.9  | Loop: the CMAP program                        | 10 |
| 5.10 | Readers & writers : the high-level program    | 12 |
| 5.11 | Lock & semaphore primitives                   | 12 |
| 5.12 | Readers & writers : the CMAP program          | 13 |
| 5.13 | Program specifications                        | 14 |
| 5.14 | GCD: high-level program 1                     | 16 |
| 5.15 | GCD: the main thread                          | 17 |
| 5.16 | GCD: the chld thread                          | 17 |
| 5.17 | GCD: Assertion Definitions                    | 18 |

| 6.1  | Interoperation with TAL and SCAP                       |
|------|--------------------------------------------------------|
| 6.2  | Concurrent Code at Different Abstraction Levels        |
| 6.3  | Current thread and the thread queue                    |
| 6.4  | Specification Constructs for CMAP <sup>-</sup>         |
| 6.5  | Selected CMAP <sup>-</sup> Rules                       |
| 7.1  | The Abstract Machine                                   |
| 7.2  | Operational Semantics of the Machine                   |
| 7.3  | Specification Constructs for AGL                       |
| 7.4  | AGL Inference Rules                                    |
| 7.5  | AGL Inference Rules (cont'd)                           |
| 7.6  | Extension of AGL Specification Constructs in SAGL      |
| 7.7  | SAGL Inference Rules                                   |
| 7.8  | SAGL Inference Rules (Cont'd)                          |
| 7.9  | Specification Constructs for CSL                       |
| 7.10 | Definitions of Notations in CSL                        |
| 7.11 | CSL Inference Rules                                    |
| 7.12 | CSL Inference Rules (Cont'd)                           |
| 7.13 | Admissible Rules for CSL                               |
| 7.14 | Example 1: Memory Allocation                           |
| 7.15 | Example 2: Parallel GCD                                |
| 7.16 | Parallel GCD–Assembly Code for The First Thread        |
| 7.17 | SAGL Example: Synchronizations Based on P-V Operations |
|      |                                                        |

# Acknowledgments

First and foremost, I would like to thank my advisor, Zhong Shao, for his encouragement, support and guidance during my graduate study. He led me over the initial hurdles affronting an apprentice, exposed me to the beauty of programming language theories, and taught me by example the skill of a first-class researcher. I am particularly grateful for his energy and contagious enthusiasm, which always made research a pleasure. This work would not have been possible without the tremendous effort that he put into guiding me.

I would like to thank my thesis readers, Paul Hudak, Hongwei Xi and Bratin Saha, for all the time spent reading my thesis. Their keen comments and suggestions helped a lot to improve the quality of the thesis.

I am very lucky to have worked with many talented colleagues in the FLINT group and the University of Science and Technology of China (USTC). Zhaozhong Ni, Alexander Vaynberg, Sen Xiang and Yu Guo have collaborated on the work on SCAP and OCAP, and helped with Coq implementations. Rodrigo Ferreira contributed ideas on the development of the SAGL logic, and helped with the Coq implementation and proofs for the CMAP logic and the SAGL logic. I also benefitted a lot from discussions with Andrew McCreight about the use of Coq tactics. Valery Trifonov and Hai Fang helped answer many questions on type theories.

Finally, I want to thank my parents for their constant love and support. My deepest thanks goes to my wife, Xiaokun, for her patience, understanding and encouragement, without which the thesis would be impossible.

<sup>&</sup>lt;sup>0</sup>This research is based on work supported in part by gifts from Intel and Microsoft, and NSF grants CCR-0208618 and CCR-0524545. Any opinions, findings and conclusions contained in this document are those of the author and do not reflect the views of these agencies.

### Chapter 1

# Introduction

Type-safe languages, such as Java, C<sup>#</sup> and ML, have been great success to improve the reliability of software. Type systems in these high level languages guarantee that some classes of runtime errors never occur. However, the guarantee usually assumes the underlying computing platform, including operating system kernels, system libraries and runtime systems, is safe. For instance, ML programs need to call garbage collectors at run time. If there are bugs in the garbage collector, ML programs may crash even if they are well-typed with respect to the ML type system.

Traditionally, system software is implemented using "unsafe" languages, such as C, C++ and assembly languages. Although there have been efforts to re-implement systems using type safe languages [55, 44], significant amount of code still has to be implemented using these "unsafe" languages because of the low abstraction level and architecture-dependencies <sup>1</sup>. This thesis studies methodologies and logics to build formally certified system software, with rigorous guarantees of safety and correctness properties. In particular, I concentrate on challenges to modularly specifying and certifying low-level system code.

<sup>&</sup>lt;sup>1</sup>For instance, in the kernel of Singularity, 17% of files contain unsafe C $\sharp$  code and 5% of files contain x86 or C++ code [56].

### 1.1 Certified Software

Foundational certified software package [6, 46] contains machine code and mechanized mathematical proof showing that the code satisfies its specifications, which may specify safety, security or other interesting properties of the code. Given such a software package, we can use a proof checker to automatically check the validity of the proof with respect to the specifications and the machine code. If the proof is valid, we can predict the behavior of the code based on the specifications.

There are several key elements required to build certified software:

- A formal model of the hardware. To prove the execution of software satisfies the specifications, we need to first formalize how it is executed, which requires formalization of the hardware. This thesis concentrates on software reliability. We trust the correctness of hardware implementation and only formalize the hardware/software interface. Specifically, we need to model the set of valid machine instructions, machine states at the instruction set architecture (ISA) level, and how machine states are updated by executing each instruction (*i.e.*, the operational semantics of instructions). Given such a formalization, software is just a list of binary encoding of machine instructions and constants. The behavior of the software is rigorously defined.
- A mechanized meta-logic. We need the logic to specify interesting properties of the machine code, and to develop proofs showing that the code satisfies the specification. The logic needs to be expressive so that we can express everything a programmer wants to say about his or her programs. It must be consistent in the sense that a proposition and its negation cannot be proved in the logic at the same time. Also, it needs to be mechanized so that we can get machine-checkable proofs.
- Specifications. The specifications describe properties of the machine code, which may be memory safety, partial correctness, termination properties, resources usages or real-time properties. In this thesis, we will concentrate on the techniques to certify

safety properties, and we call the specifications of safety properties *safety policies*. The safety policies are formally defined in our mechanized meta-logic.

- Certified package. The certified package contains the machine code and the proof. It is the ultimate product we want from the framework. The proof needs to show the code satisfies the safety policy. It is developed in our mechanized meta-logic and is machine-checkable.
- Proof checker. The proof checker is a program that takes the certified package and the specifications as inputs, and generates an output of "yes" or "no", *i.e.*, whether the proof is valid or not in the logic.

In the framework for foundational certified software, we do not need to trust the soundness of specific techniques that we use to certify the code, *e.g.*, type systems or Hoare logics, as long as the technique can finally give us a proof showing that the program satisfy the specification. However, there are several things we have to trust, which form our *trusted computing base* (TCB):

- We need to trust the correctness of our formalization of the hardware, and the formal specifications of the properties we want to certify. These are the starting points where we bridge the informal real world with the formal world in computer, and we can never formally prove the correctness of the formalization because one side is informal. To validate our formalization, we can either let experts to review our formalization, or test the validity in practice.
- We need to trust the consistency of our meta-logic to bootstrap. This means we should use a logic whose consistency has been proved and widely accepted.
- We need to trust the soundness of our proof checker with respect to the logic: if the proof checker says "yes", the proof must be valid in the logic. Based on the Curry-Howard isomorphism [54] applied in most logical frameworks, the problem

of proof checking is reduced to type checking, which is a fairly standard and simple process and the implementation can be reviewed and tested by human being.

In this thesis, I would base my work on a MIPS-style machine, but the framework and logics presented here are independent with any specific hardware architectures. I use the Calculus of Inductive Constructions (CiC) [83, 24] as the meta-logic, which is mechanized in the Coq proof assistant [24]. CiC corresponds to the higher order logic via Curry-Howard isomorphism and serves as a very expressive logic to formalize our machine models and safety policies. Coq, the tactics-based proof assistant, also generates explicit proof terms in a semi-automatic way. The type checker of CiC implemented in Coq is used as a proof checker.

### 1.2 Challenges for Certifying System Software

Constructing certified system software is an important step toward building a reliable and secure computing platform for future critical applications. In addition to the benefits from provably safe components, architectures of certified systems may also be simplified to achieve better performance [4]. However, there are substantial challenges for building fully certified system software, because of the complexity and low abstraction levels. System software consists of program modules that use many language features and span different abstraction levels, including the lowest architecture-dependent level. To certify the whole software system, we need to address the following problems:

• Building formal models of language features. Specifications of safety and correctness properties of software involve formalization of language features. For instance, we may need to say in our specifications that "the code will never dereference a dangling pointer", "the target address of the jump instruction actually points to some code" or "there is no interference between threads". To allow such specifications, we need to give a formal model of "memory pointers", "code pointers" and "threads", *etc.* 

- Modular development of proofs. To make the technique to scale, we need to develop composable program logics to support modular development of proofs. We want to be able to certify program modules separately without knowing details about the context where they are used other than an abstract specification of the interface. Updating one program module would not affect the proof for other modules as long as the specification for the updated module remains unchanged. This also supports the reuse of certified program modules and helps achieve the goal of "certify once, use everywhere", which is especially important for system level software, a common platform shared by user applications.
- Certifying and linking code at different abstraction levels. A complete software system, *e.g.*, an OS kernel, consists of modules at different abstraction levels. We need to certify all these system modules and to link them together to get a fully certified system. On the other hand, the system level code would be used by user applications, which are at higher abstraction levels. Therefore, we also need to make sure our certified system software can be linked with user applications.

The following two examples illustrate the difficulty to certify and link program modules at different abstraction levels. When we write multi-threaded programs, we usually do not need to consider the behavior of thread schedulers: threads are viewed as built-in language constructs for concurrency and the implementation of the scheduler is abstracted away. Most program logics for concurrency verification are based on this abstract model. However, in a real system, the scheduler might be implemented as sequential code manipulating data structures (thread control blocks) that stores execution contexts of threads. Existing program logics cannot be applied to certify both multi-threaded concurrent code and the scheduler code to get a fully certified system. The other example involves the type-safe mutator code and the underlying implementation of garbage collectors, as we mentioned at the beginning of this Chapter. It is extremely difficult to design a type system that can certify the low-level garbage collectors, but still preserves the abstractions for mutator code.

• Efficient production of proofs. Depending on the safety policy, certifying software usually requires explicit annotations and specifications of code blocks, and theorem proving to discharge verification conditions. The burden of writing specifications and proofs might be overwhelming if the safety policy is complex. However, it might be reduced by applying techniques for program analysis and automated theorem proving.

This thesis is focused on addressing the first three challenges. That is, I will concentrate on developing methodologies, frameworks and theories to certify low-level program modules. I leave the fourth problem as future work.

### **1.3** Contributions and Thesis Outline

Just like we never use one programming language to implement the whole software stack, from bootloaders and OS kernels to user applications, we should not try to find a single type system or program logic to certify the whole system, which would be extremely difficult. In this thesis, I propose a new methodology to build certified system software. I use different program logics to certify program modules with different language features and at different abstraction levels, and then link certified modules in an open framework to get a fully certified software package. Specifically, I try to address two important problems. First, I develop program logics allowing language features used in assembly level code to be specified and certified with higher level of abstractions. Second, I propose an open verification framework to enable interoperation between different verification systems. It supports the composition of a certified system from program modules specified and certified using different techniques. The framework is general enough to incorporate both existing verification systems and the new program logics proposed by me.

Before presenting my dissertation research, I first show the formal settings for this thesis in Chapter 2, including the meta-logic, the formal model of the machine, and a formalization of certified software package in the meta-logic. There is nothing particularly new in this chapter. Instead, it serves as a formal basis for the technical development in the following chapters.

In Chapter 3, I propose the open framework, OCAP. It is the first framework that systematically supports interoperability of different verification systems, *e.g.*, type systems or program logics. It lays a set of Hoare-style inference rules above the raw machine semantics, so that proofs can be constructed following these rules instead of directly using the mechanized meta-logic. Soundness of these rules are proved in the meta-logic with machine-checkable proof, therefore these rules are not trusted and do not increase the size of our TCB. OCAP supports modular verification. It is also extensible in the sense that, instead of being designed for interoperation of specific verification systems, OCAP is independent of specification languages and verification systems. New type systems or logics can be designed and integrated into the framework. To show the expressiveness of the framework, I also show in this Chapter the embedding of typed assembly language (TAL) [69] into OCAP.

In Chapter 4, I present a new program logic, SCAP, for modular verification of stackbased control abstractions at the assembly level. Because of the lack of structured language constructs, such as functions in high level languages, control flows at assembly level are usually reasoned about following the continuation passing style (CPS) [5]. Although general, the CPS-based reasoning treats all control abstractions as continuations, which is a very low-level language constructs. It also requires a semantic model of firstclass code pointers, which is complex and difficult to use. I observe that stack based control abstractions at assembly level can be reasoned about in a more natural way without following CPS-based reasoning. The SCAP logic allows programmers to specify assembly code in terms of high level control abstractions, such as functions and exceptions. In this Chapter, I also give a thorough study of common stack-based control abstractions in the literatures. For each control abstraction, I formalize its invariants and show how to certify its implementation in SCAP. One more contribution made in this Chapter is an embedding of SCAP into the OCAP framework.

In Chapter 5, I show how to modularly certify concurrent code with dynamic thread creation. Yu and Shao [102] applied rely-guarantee based methodology [59] at assembly level to certify concurrent code in a modular way. Their thread model, however, is rather restrictive in that no threads can be created or terminated dynamically, which is an important feature widely supported and used in mainstream programming languages and operating systems. I extend their logic to support dynamic thread creation, which causes dynamic thread environment. In particular, I allow threads to have different assumptions and guarantees at different stages of their life time, so they can coexist with the dynamically changing thread environment. Some practical issues are also addressed, such as sharing of code between threads, argument passing at the time of thread creation, and the saving and restoring of thread-private data at context switches. These issues are important for realistic multi-threaded programming but as far as I know have never been discussed in previous work.

Given SCAP and CMAP logics for sequential and concurrent code, respectively, I show two applications of the OCAP framework in Chapter 6. In the first application, I show how to link user code in TAL with a simple certified memory management library. TAL only supports type-preserving memory update (a.k.a. weak memory update) and the free memory is invisible to TAL code. The memory management library is specified in SCAP, which supports reasoning about operations over free memory and still ensures that the invariants of TAL code is maintained. In the second application, I show how to construct foundational certified concurrent code *without* trusting the scheduler. The user thread code is certified using the rely-guarantee method, which supports thread-modular verification; the thread scheduler is certified as sequential code in SCAP. They are linked in OCAP to construct the foundational certified package. This is the first time that threads and the thread scheduler are certified together in the same framework. In Chapter 7, I study the relationship between rely-guarantee reasoning and concurrent separation logic (CSL) [78, 14], both supporting modular verification of concurrent programs. I propose a new program logic, SAGL, to combine the merits of both sides. SAGL is more general than both rely-guarantee reasoning and CSL. I would show that, given a encoding of the invariants enforced in CSL as a special assumption and guarantee, we can formally prove that CSL can be derived as a special case of our SAGL logic. This result can also be viewed as an alternative proof of the soundness of CSL, which is simpler than existing proof by Brookes [14].

### Chapter 2

### **Basic Settings**

We first present the basic formal settings of our framework for certified software. In our framework, the machine and the operational semantics of machine instructions are formally defined in a mechanized meta-logic. Safety policies are also formalized in the meta-logic. The certified software is then a package containing the machine code and a formal proof showing that the code satisfies the safety policies.

### 2.1 The Mechanized Meta-Logic

We use the calculus of inductive constructions (CiC) [83] as our meta-logic, which is an extension of the calculus of constructions (CC) [25] with inductive definitions. CC corresponds to Church's higher-order predicate logic via the Curry-Howard isomorphism. CiC is supported by the Coq proof assistant [24], which we use to implement the results presented in this thesis.

$$(Term) A, B ::= \mathsf{Set} | \mathsf{Prop} | \mathsf{Type} | X | \lambda X : A.B | A B | A \to B | \Pi X : A. B | inductive def. | \dots$$

The syntax of commonly used CiC terms are shown above, where Set and Prop are the universes of objects and propositions, respectively. Type is the (stratified) universe of all terms. The term  $\Pi X : A$ . *B* is the type of functions mapping values *X* with type *A* to

(Program)  $\mathbb{P}$  $::= (\mathbb{C}, \mathbb{S}, pc)$ (*CodeHeap*)  $\mathbb{C}$  $::= \{ \mathtt{f}_0 \rightsquigarrow \iota_0, \ldots, \mathtt{f}_n \rightsquigarrow \iota_n \}$ (State) S  $::= (\mathbb{H}, \mathbb{R})$ (*Memory*)  $\mathbb{H}$  $::= \{ \mathtt{l}_0 \rightsquigarrow \mathtt{w}_0, \ldots, \mathtt{l}_n \rightsquigarrow \mathtt{w}_n \}$ (*RegFile*)  $\mathbb R$  $::= \{ \mathtt{r}_0 \rightsquigarrow \mathtt{w}_0, \ldots, \mathtt{r}_{31} \rightsquigarrow \mathtt{w}_{31} \}$ (*Register*)  $::= \mathbf{r}_0 | \dots | \mathbf{r}_{31}$ r (Labels) f, l, pc ::= n (nat nums) (Word)  $::= i \ (integers)$ W (Instr)  $::= \mathsf{addu} \mathbf{r}_d, \mathbf{r}_s, \mathbf{r}_t \mid \mathsf{addiu} \mathbf{r}_d, \mathbf{r}_s, \mathbf{w} \mid \mathsf{beq} \mathbf{r}_s, \mathbf{r}_t, \mathbf{f} \mid \mathsf{bgtz} \mathbf{r}_s, \mathbf{f}$ L  $| \text{lw } \mathbf{r}_d, \mathbf{w}(\mathbf{r}_s) | \text{subu } \mathbf{r}_d, \mathbf{r}_s, \mathbf{r}_t | \text{sw } \mathbf{r}_t, \mathbf{w}(\mathbf{r}_s) | \text{jf} | \text{jal f} | \text{jr } \mathbf{r}_s$ (*InstrSeq*)  $::= \iota \mid \iota; \mathbb{I}$ Π

#### Figure 2.1: The Machine

type *B*, and *X* may be free in B. If *X* is not free in *B*, the term is abbreviated as  $A \rightarrow B$ . Via Curry-Howard isomorphism, we can view  $\Pi X : A$ . *B* as a proposition with universal quantification over objects with type *A* (*i.e.*,  $\forall X : A$ . *B*) if *B* has kind Prop, while  $A \rightarrow B$  represents logical implication if *A* and *B* both have kind Prop. Although we implement the certified framework in Coq, the thesis does not assume familiarity with Coq or CiC. In the rest of the thesis, we will not strictly follow the syntax of Coq, and use normal representations of logical connectives instead, which can be viewed as syntactic sugars and can be encoded in Coq.

### 2.2 Model of the Machine

In Figure 2.1 we show the formal modeling of a MIPS-style machine. A machine program  $\mathbb{P}$  contains a code heap  $\mathbb{C}$ , an updatable program state  $\mathbb{S}$  and a program counter pc pointing to the next instruction to execute.  $\mathbb{C}$  is a partial mapping from code labels (f) to instructions ( $\iota$ ). The program state consists of a data heap  $\mathbb{H}$  and a register file  $\mathbb{R}$ .  $\mathbb{H}$  is a partial mapping from memory locations (1) to word values. The register file  $\mathbb{R}$  is a total function from registers to word values.

There are 32 registers in the machine. Following the MIPS convention, Figure 2.2

| \$zero      | $r_0$                             | always zero              |
|-------------|-----------------------------------|--------------------------|
| \$at        | $r_1$                             | assembler temporary      |
| \$v0-\$v1   | $r_2 - r_3$                       | return values            |
| \$a0 — \$a3 | $r_4 - r_7$                       | arguments                |
| \$t0 - \$t9 | $r_8 - r_{15}, r_{24} - r_{25}$   | temporary (caller saved) |
| \$s0 — \$s7 | $r_{16} - r_{23}$                 | callee saved             |
| \$k0-\$k1   | $\mathtt{r}_{26}-\mathtt{r}_{27}$ | kernel                   |
| \$gp        | $r_{28}$                          | global pointer           |
| \$sp        | $r_{29}$                          | stack pointer            |
| \$fp        | $r_{30}$                          | frame pointer            |
| \$ra        | $r_{31}$                          | return address           |
|             |                                   |                          |

Figure 2.2: Register Aliases and Usage

shows the register aliases and usage. Assembly code shown in this thesis will follow this convention.

To simplify the presentation, we do not model the von Neumann architecture since reasoning about self-modifying code is beyond the scope of this thesis. We model the code and data heaps separately and make the code heap read-only. This allows us to avoid for-mulating the encoding/decoding of instructions and the protection of code heaps, which is straightforward and is orthogonal to the focus of this thesis [17]. Also, we only show a small set of commonly used instructions, but they cover most of the interesting language features at the machine code level: direct/indirect jumps, branch instructions (also known as conditional jumps), memory access instructions and arithmetic instructions. Adding more instructions to the framework is straightforward.

In this thesis, we will use the "dot" notations to represent a component in a tuple. For instance,  $\mathbb{P}$ .pc means the program counter in the machine configuration  $\mathbb{P}$ . We also use dom(F) to represent the domain of the function F, and use  $F\{a \rightarrow b\}$  to represent the update of the function F (total or partial) at a with new value b, which is formally defined below:

$$F\{a \rightsquigarrow b\} (x) = \begin{cases} b & \text{if } x = a \\ F(x) & \text{otherwise} \end{cases}$$

To lay some structure over the flat code heap  $\mathbb{C}$ , we use the instruction sequence  $\mathbb{I}$ 

| if $\iota =$                                   | then $NextS_{(pc, \iota)}(\mathbb{H}, \mathbb{R}) =$                                                            | when                                                        |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| addu $r_d, r_s, r_t$                           | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \rightsquigarrow \mathbb{R}(\mathbf{r}_s) + \mathbb{R}(\mathbf{r}_t)\})$ |                                                             |
| addiu $\mathbf{r}_d, \mathbf{r}_s, \mathbf{w}$ | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \leadsto \mathbb{R}(\mathbf{r}_s) + \mathbf{w}\})$                       |                                                             |
| addiu $\mathbf{r}_d, \mathbf{r}_s, \mathbf{w}$ | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \leadsto \mathbb{R}(\mathbf{r}_s) + \mathbf{w}\})$                       |                                                             |
| subu $r_d, r_s, r_t$                           | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \rightsquigarrow \mathbb{R}(\mathbf{r}_s) - \mathbb{R}(\mathbf{r}_t)\})$ |                                                             |
| $Iw \mathtt{r}_d, \mathtt{w}(\mathtt{r}_s)$    | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \leadsto \mathbb{H}(\mathbb{R}(\mathbf{r}_s) + \mathbf{w})\})$           | $\mathbb{R}(\mathbf{r}_s) + \mathbf{w} \in dom(\mathbb{H})$ |
| $sw  \mathtt{r}_t, \mathtt{w}(\mathtt{r}_s)$   | $(\mathbb{H}\{\mathbb{R}(\mathbf{r}_s) + \mathbf{w} \rightsquigarrow \mathbb{R}(\mathbf{r}_t)\}, \mathbb{R})$   | $\mathbb{R}(\mathbf{r}_s) + \mathbf{w} \in dom(\mathbb{H})$ |
| jal f                                          | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_{31} \leadsto pc+1\})$                                                     |                                                             |
| other $\iota$                                  | $(\mathbb{H},\mathbb{R})$                                                                                       |                                                             |

| if $\iota =$                                   | then $NextPC_{(\iota,\mathbb{S})}(pc) =$ | when                                                                           |
|------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------|
| $beq \; r_s, r_t, f$                           | f                                        | $\mathbb{S}.\mathbb{R}(\mathbf{r}_s) = \mathbb{S}.\mathbb{R}(\mathbf{r}_t)$    |
| $beq\; \mathtt{r}_s, \mathtt{r}_t, \mathtt{f}$ | pc+1                                     | $\mathbb{S}.\mathbb{R}(\mathbf{r}_s) \neq \mathbb{S}.\mathbb{R}(\mathbf{r}_t)$ |
| bgtz $r_s, f$                                  | f                                        | $\mathbb{S}.\mathbb{R}(\mathbf{r}_s) > 0$                                      |
| bgtz $r_s, f$                                  | pc+1                                     | $\mathbb{S}.\mathbb{R}(\mathbf{r}_s) \leq 0$                                   |
| jf                                             | f                                        |                                                                                |
| jal f                                          | f                                        |                                                                                |
| jr r <sub>s</sub>                              | $\mathbb{S}.\mathbb{R}(r_s)$             |                                                                                |
| other $\iota$                                  | pc+1                                     |                                                                                |

$$\frac{\iota = \mathbb{C}(\mathsf{pc}) \quad \mathbb{S}' = \mathsf{NextS}_{(\mathsf{pc}, \iota)}(\mathbb{S}) \quad \mathsf{pc}' = \mathsf{NextPC}_{(\iota, \mathbb{S})}(\mathsf{pc})}{(\mathbb{C}, \mathbb{S}, \mathsf{pc}) \longmapsto (\mathbb{C}, \mathbb{S}', \mathsf{pc}')}$$

$$\frac{\mathbb{P}\longmapsto^{0}\mathbb{P}}{\mathbb{P}\longmapsto^{k+1}\mathbb{P}'} \qquad \frac{\mathbb{P}\longmapsto^{k}\mathbb{P}'}{\mathbb{P}\longmapsto^{k+1}\mathbb{P}'} \qquad \frac{\mathbb{P}\longmapsto^{k}\mathbb{P}'}{\mathbb{P}\longmapsto^{k}\mathbb{P}'}$$

| Figure 2 | 2.3: O | perational | Semantics |
|----------|--------|------------|-----------|
|----------|--------|------------|-----------|

to represent a basic code block.  $\mathbb{C}[\mathtt{f}]$  extracts from  $\mathbb{C}$  a basic block ending with a jump instruction.

$$\mathbb{C}[\mathbf{f}] = \begin{cases} \mathbb{C}(\mathbf{f}) & \text{if } \mathbb{C}(\mathbf{f}) = \mathbf{j} \mathbf{f}' \text{ or } \mathbb{C}(\mathbf{f}) = \mathbf{j} \mathbf{r} \mathbf{r}_s \\\\ \mathbb{C}(\mathbf{f}); \mathbb{I} & \text{if } \mathbf{f} \in dom(\mathbb{C}) \text{ and } \mathbb{I} = \mathbb{C}[\mathbf{f}+1] \\\\ undefined & \text{otherwise} \end{cases}$$

We define the operational semantics of machine programs in Figure 2.3. One-step execution of a program is modeled as a transition relation  $\mathbb{P} \longmapsto \mathbb{P}'$ . The transition relation

is defined based on the auxiliary functions  $\operatorname{NextS}_{(pc, \iota)}(\_)$  and  $\operatorname{NextPC}_{(\iota, \mathbb{S})}(\_)$ . Given the current program state, the *partial* function  $\operatorname{NextS}_{(pc, \iota)}(\_)$  defines the new program state after executing the the instruction  $\iota$  at the current program counter pc. In most cases, the new program state is independent of pc, except that the jal f instruction saves the next program counter pc + 1 into the register  $\mathbf{r}_{31}$ . For memory access instructions, the next state will be undefined if the target memory address is not in the domain of the current data heap. This corresponds to a "segmentation fault" when a program tries to access memory that it is not allowed to access. The function  $\operatorname{NextPC}_{(\iota, \mathbb{S})}(\_)$  takes the current program counter as argument and gives the next program counter after executing  $\iota$  at the current program state  $\mathbb{S}$ . By definition, we can see that the step transition  $\mathbb{P} \longmapsto \mathbb{P}'$  only if:

- $\mathbb{P}$ .pc is a valid address pointing to an instruction  $\iota$  in the code heap  $\mathbb{C}$ ; and
- given the program state in P, the next state after executing *ι* is defined by the NextS function (*i.e.*, there is no "segmentation fault").

If there exists no such  $\mathbb{P}'$ , we say the execution of the program get stuck. One basic requirement of "safe" programs is that they will never get stuck. We will discuss more about safety policies in the next section.

As defined in Figure 2.3,  $\mathbb{P} \mapsto^k \mathbb{P}'$  means  $\mathbb{P}$  reaches  $\mathbb{P}'$  in k steps. The relation  $\_ \mapsto^* \_$  is the reflexive and transitive closure of the step transition relation. The following lemma shows the determinism of the operational semantics.

**Lemma 2.1** If  $\mathbb{P} \mapsto^* \mathbb{P}'$  and  $\mathbb{P} \mapsto^* \mathbb{P}''$ , then  $\mathbb{P}' = \mathbb{P}''$ .

Proof of the lemma is trivial because  $\text{NextS}_{(pc, \iota)}(\_)$  and  $\text{NextPC}_{(\iota, S)}(\_)$  are all defined as partial functions.

As an example, we show in Figure 2.4 a machine program, which is the MIPS code compiled from the following C program:

| 0  | f:  |       |                 |                       |
|----|-----|-------|-----------------|-----------------------|
| 1  |     | addiu | \$sp, \$sp, −32 | ;allocate stack frame |
| 2  |     | SW    | \$fp, 32(\$sp)  | ;save old \$fp        |
| 3  |     | addiu | \$fp, \$sp, 32  | ;set new \$fp         |
| 4  |     | SW    | \$ra, -4(\$fp)  | ;save \$ra            |
| 5  |     | jal   | h               | ;call h               |
| 6  | ct: | lw    | \$ra, -4(\$fp)  | ;restore \$ra         |
| 7  |     | lw    | \$fp, 0(\$fp)   | ;restore \$fp         |
| 8  |     | addiu | \$sp, \$sp, 32  | ;deallocate frame     |
| 9  |     | jr    | \$ra            | ;return               |
|    |     |       |                 |                       |
| 10 | h:  |       |                 |                       |
| 11 |     | jr    | \$ra            | ;return               |
|    |     |       |                 |                       |

Figure 2.4: Example of Machine Code: Function Call/Return

| <pre>void f(){</pre> | Ι | <pre>void h(){</pre> |
|----------------------|---|----------------------|
| h();                 |   | return;              |
| return;              |   | }                    |
| }                    | I |                      |

Before calling the function h, the caller f first saves its return code pointer (in \$ra) on the stack; the instruction jal h loads the return address (the label ct) in \$ra, and jumps to the label h; when h returns, the control jumps back to the label ct. Then the function f restores its own return code pointer and stack pointers, and jumps back to its caller's code.

### 2.3 **Program Safety**

Safety of the program means the execution of the program  $\mathbb{P}$  satisfies some safety policy SP, which can be formalized as follows:

$$\forall \mathbb{P}'. \ (\mathbb{P} \longmapsto^* \mathbb{P}') \to \mathsf{SP}(\mathbb{P}').$$

Usually we use the invariant-based proof [63, 99, 7] to prove the program safety. We first define a program invariant INV, which is stronger than the safety policy. Then we prove:

1. *initial condition*: the initial program  $\mathbb{P}_0$  satisfies INV, *i.e.*, INV( $\mathbb{P}_0$ );

- 2. *progress*: for all  $\mathbb{P}$ , if INV( $\mathbb{P}$ ), there exists  $\mathbb{P}'$  such that  $\mathbb{P} \mapsto \mathbb{P}'$ ; and
- 3. *preservation*: for all  $\mathbb{P}$  and  $\mathbb{P}'$ , if  $\mathsf{INV}(\mathbb{P})$  and  $\mathbb{P} \mapsto \mathbb{P}'$ ,  $\mathbb{P}'$  also satisfies the invariant, *i.e.*,  $\mathsf{INV}(\mathbb{P}')$ .

Using CiC as the meta-logic, we can support very general specifications of safety policies, which may range from simple memory safety (*i.e.*, programs never get stuck) to correctness of programs with respect to their specifications (a.k.a. partial correctness). For instance, we can ensure the memory safety by defining  $SP(\mathbb{P})$  as:

$$\mathsf{OneStep}(\mathbb{P}) \triangleq \exists \mathbb{P}'. \ \mathbb{P} \longmapsto \mathbb{P}'.$$

Such an SP can be trivially implied by the invariant-based proof methodology. On the other hand, suppose we have a program specification  $\Psi$  that defines the loop-invariants at some points of the program. We can define SP as:

$$\mathsf{SP}(\mathbb{P}) \triangleq \mathsf{OneStep}(\mathbb{P}) \land (\mathbb{P}.\mathsf{pc} \in dom(\Psi) \to \Psi(\mathbb{P}.\mathsf{pc}) \ \mathbb{P}.\mathbb{S}),$$

which says that the program can make one step, and that if it reaches the point where a loop invariant is specified in  $\Psi$ , the loop invariant will hold over the program state. In this way, we capture the *partial correctness* of programs.

An FPCC package represented in the meta-logical framework is then a pair F containing the program and a proof showing that the program satisfies the safety policy [46]. Through Curry-Howard isomorphism, we know that

$$F \in \Sigma \mathbb{P} : Program. \ \forall \mathbb{P}'. \ (\mathbb{P} \longmapsto^* \mathbb{P}') \to \mathsf{SP}(\mathbb{P}'),$$

where  $\Sigma x : A.P(x)$  represents the type of a dependent pair.

### Chapter 3

## An Open Framework — OCAP

As our formalization in Chapter 2 shows, we need to construct proofs for machine code to get the certified package. Although many type systems and program logics have been proposed in the last decades to certify properties of low-level code, they work at different abstraction levels, use different specification languages and axioms, and have different emphasis on computation features and properties. For instance, the typed assembly language (TAL) [69] uses types to specify assembly code and proves type safety. TAL code is at a higher abstraction level than machine code because it uses the abstract malloc instruction for memory allocation, while the actual implementation of malloc cannot be certified using TAL itself. In addition, TAL also assumes a trusted garbage collector in the run-time system. Yu and Shao's work on certifying concurrent assembly code [102] applies the rely-guarantee method to prove concurrency properties. They also use abstract machines with abstract instructions such as yield.

It is extremely difficult (if possible) to design a verification system supporting all the computation features. It may not be necessary to do so either because, fortunately, programmers do not use all these features at the same time. Instead, in each program module, only certain combination of limited features are used at certain abstraction level. If each module can be certified using existing systems (which is usually the case), it will be desirable to link each certified modules (code + proof) constructed in different verification



Figure 3.1: Building Certified Systems by Linking Certified Modules

systems to compose a completely certified system.

Suppose we want to build certified software package that contains the machine code C and a proof showing that C satisfies the safety policy SP, as shown in Fig. 3.1. The system C consists of code modules  $C_1, C_2 \dots C_k$ . Some of them are system libraries or code of the run-time system, others are compiled from user modules. Each  $C_i$  is certified using certain verification system, with specifications about imported and exported interfaces. We want to reuse proofs for the modules and link them to generate the proof about the safety of the whole system. It is a challenging job because modules are certified separately using different specification languages and verification systems. When some of the modules (*e.g.*, system libraries) are specified and verified, the programmer may have no idea about the context where the code gets used and the verification system with which they will interoperate.

To compose the certified modules, we need an open framework which satisfies the following requirements:

- modularity: modules can be specified and certified separately; when they are linked the proof for each module can be reused;
- extensibility: instead of being designed specifically for certain combination of veri-

fication systems, the framework should be (mostly) independent with specification languages and verification systems (foreign systems hereafter); new systems can be designed and integrated into this framework;

• expressiveness: invariants enforced in foreign systems should be maintained in the framework, so that we can infer interesting properties about the composed program other than an overly-conservative safety policy.

Existing work on Foundational Proof-Carrying Code (FPCC) [7, 46, 28] only shows how to construct foundational proof for each specific verification system and does not support interoperation between systems, with the only exception of [45] which shows the interoperation between two specific systems (TAL and CAP). It is not trivial to make existing FPCC frameworks open either. The syntactic approach to FPCC [46, 28] simply formalizes the global syntactic soundness proof of verification systems in a mechanized meta-logic framework. It is unclear how different foreign verification systems can interoperate. The Princeton FPCC [7, 8, 94] uses a semantic approach. They construct FPCC for TAL by building semantic models for types. The semantic approach may potentially have nice support of interoperability as long as consistent models are built for foreign systems. However, sometimes it is hard to build and use semantic models. Most importantly, the step-indexed model [8] is defined specifically for type safety (*i.e.*, program never gets stuck). It is difficult to use the indexed model for embedded code pointers to support Hoare-style program logics, which usually certifies the partial correctness of programs with respect to program specifications.

People may argue that, since we use a mechanized meta-logic anyway, why bother to design an open framework? Users can bridge specific verification systems in an adhoc approach; and the proof checker of the meta-logic framework will ensure that the composed proof for the whole system is a valid proof about the safety property. There are several reasons that we prefer an open framework to the ad-hoc interoperation in the mechanized meta-logic. First, we need a uniform model of control flows. The control flow weaves program modules into a whole system. Without such a model, it is hard to formulate the composition of program modules. Second, enforcing principled interoperation between verification systems will help us infer properties of the whole program. Finally, a framework can certainly provide general guidance and reduce the workload of users.

In this Chapter, we propose an open framework, OCAP, for modular development of certified software. OCAP is the first framework for foundational certified software packages that systematically supports interoperation of different verification systems. It lays a set of Hoare-style inference rules above the raw machine semantics, so that proofs can be constructed following these rules instead of directly using the mechanized meta-logic. Soundness of these rules are proved in the meta-logic framework with machine-checkable proof, therefore these rules are not trusted. OCAP is modular, extensible and expressive, therefore it satisfies all the requirements mentioned above for an open framework. Specifically, the design of OCAP has the following important features:

- OCAP supports modular verification. When user code and runtime code are specified and certified, no knowledge about the other side is required. Modules certified in one verification system can be easily adapted to interoperate with other modules in a different system without redoing the proof.
- OCAP uses an extensible and heterogeneous program specification. Taking advantage of Coq's support of dependent types, specifications in foreign systems for modules can be easily incorporated as part of OCAP specifications. The heterogeneous program specification also allows OCAP to specify embedded code pointers, which enables OCAP's support for modularity.
- The assertions used in OCAP inference rules are expressive enough to specify invariants enforced in most type systems and program logics, such as memory safety, well-formedness of stacks, non-interference between concurrent threads, *etc.*. The soundness of OCAP ensures that these invariants are maintained when foreign systems are embedded in the framework.

The material presented in this chapter is based on the research I have done jointly with Zhaozhong Ni, Zhong Shao and Yu Guo [33]. In the rest part of this chapter, we first give an overview of previous work on certified assembly programming, and explain the challenges to design an open framework. Then we present the OCAP framework. At the end, we also show an embedding of TAL into OCAP. More applications of OCAP will be given in Chapters 4 and 6.

### 3.1 Overview of Certified Assembly Programming

Yu *et al.* first adapted Hoare logic to assembly level for <u>Certified Assembly Programming</u> (CAP) [101]. Here we give an brief overview of CAP and its extensions. Our OCAP framework is a generalization of previous work on CAP systems.

#### 3.1.1 The CAP system

CAP is a Hoare-style program logic for proving partial correctness of assembly code. In addition to the basic safety, *i.e.*, "non-stuckness" of programs, it also guarantees that certified programs work correctly with respect to the user's specifications.

CAP expects a program specification  $\Psi$  which collects the loop invariants asserted for each basic code block. Each assertion p is a predicate over the program state, as shown below.

 $(CHSpec) \Psi \in Labels \rightarrow StatePred$  $(StatePred) p \in State \rightarrow Prop$ 

Here the program specification  $\Psi$  is a partial mapping from labels to assertions. The assertion p is defined directly in the meta-logic CiC as a function that takes a state as an argument and returns a proposition (recall that Prop is the universe of propositions in CiC, as shown in Section 2.1). Therefore p is a predicate over states. By using directly the meta-logic for specifications, we do not need to define the syntax and proof theory of the assertion language. This technique is also known as shallow embedding [62] of the





assertion languages in the meta-logical framework.

**CAP inference rules.** Figure 3.2 shows some selected inference rules of CAP. Using the invariant-based proof, CAP enforces the program invariant  $\Psi \vdash \mathbb{P}$ . As shown in the PROG rule, the invariant requires that:

- $\Psi$  characterize the code heap  $\mathbb{C}$  and guarantee the safe execution of  $\mathbb{C}$ , *i.e.*,  $\Psi \vdash \mathbb{C} : \Psi$ .
- There exist a precondition p for the current instruction sequence C[pc] (recall our definition of C[f] in Section 2.2). Given the knowledge Ψ about the complete code heap, the precondition p will guarantee the safe execution of C[pc], *i.e.*, Ψ ⊢ {p} pc : C[pc].
- The current program state S satisfy p.

To certify a program, we only need to prove that the initial program  $(\mathbb{C}, \mathbb{S}_0, pc_0)$  satisfies the invariant, *i.e.*,  $\Psi \vdash (\mathbb{C}, \mathbb{S}_0, pc_0)$ . As part of the soundness of the program logic, we can prove that our formulation of the invariant (based on  $\Psi$ ) guarantees progress and preservation properties shown in Section 2.3. The CDHP rule defines well-formedness of code heap, *i.e.*,  $\Psi \vdash \mathbb{C} : \Psi'$ . The rule says that it is safe to execute code in  $\mathbb{C}$  if the loop invariant asserted at each label f in  $\Psi'$  guarantees the safe execution of the corresponding basic block  $\mathbb{C}[f]$ , *i.e.*,  $\Psi \vdash \{\Psi'(f)\} f : \mathbb{C}[f]$ . The  $\Psi$ on the left hand side specifies the preconditions of code which may be reached from  $\mathbb{C}[f]$ . In other words,  $\Psi$  specifies imported interfaces for each basic block in  $\mathbb{C}$ . Based on this definition, we can prove the following lemma.

**Lemma 3.1** If  $\Psi \vdash \mathbb{C} : \Psi$ , then  $dom(\Psi) \subseteq dom(\mathbb{C})$ .

Rules for well-formed instruction sequences ensure that it is safe to execute the instruction sequence under certain precondition. For sequential instructions, the SEQ rule requires that the user find a precondition p' and prove that the remaining instruction sequence I is well-formed with respect to p'. Also the user needs to prove that the precondition p' holds over the resulting state of  $\iota$ . Here p'  $\circ \text{NextS}_{(pc, \iota)}$  is the shorthand for

$$\lambda \mathbb{S}. \exists \mathbb{S}'. \ (\mathbb{S}' = \mathsf{NextS}_{(\mathsf{pc}, \ \iota)}(\mathbb{S})) \land \mathsf{p}' \ \mathbb{S}', \tag{3.1}$$

and  $p \Rightarrow p'$  means logical implication between predicates:

$$\forall \mathbb{S}. \ \mathbf{p} \ \mathbb{S} \to \mathbf{p}' \ \mathbb{S} \,. \tag{3.2}$$

The premise  $p \Rightarrow p' \circ \text{NextS}_{(pc, \iota)}$  implies that p must ensure the safe execution of  $\iota$ , since  $\text{NextS}_{(pc, \iota)}(\_)$  is a partial function. Usually p' can be the automatically derived strongest postcondition  $\lambda S$ .  $\exists S_0 . p \ S_0 \land (S = \text{NextS}_{(pc, \iota)}(S_0))$ .

The JR rule essentially requires that the precondition for the target address hold at the time of jump. The proposition  $codeptr(f, p) \Psi$  is defined as:

$$\operatorname{codeptr}(\mathtt{f},\mathtt{p}) \Psi \triangleq \mathtt{f} \in \operatorname{dom}(\Psi) \land \Psi(\mathtt{f}) = \mathtt{p}$$

Above definition also ensures that the target address is in the domain of the global code heap  $\mathbb{C}$ , following Lemma 3.1.

**Soundness.** The soundness of CAP ensures that well-formed programs never get stuck. It also guarantees that, after jump or branch instructions, the assertions specified at target addresses in  $\Psi$  hold over the corresponding program states. This shows the partial correctness of the program with respect to its specification  $\Psi$ . Yu *et al.* [101] exploited CAP's support of partial correctness to certify an implementation of malloc and free libraries.

The soundness of CAP is formalized in Theorem 3.2. Proof of the theorem follows the syntactic approach to proving type soundness [99], which requires the proof of progress and preservation properties. We will not show the proof in this thesis, which is similar to the soundness proof for OCAP given in Section 3.4.

#### Theorem 3.2 (CAP-Soundness)

If  $\Psi \vdash \mathbb{P}$ , where  $\mathbb{P} = (\mathbb{C}, \mathbb{S}, pc)$ , then for all *n* there exist  $\mathbb{S}'$  and pc' such that  $\mathbb{P} \mapsto^n (\mathbb{C}, \mathbb{S}', pc')$ , and

- 1. if  $\mathbb{C}(\mathsf{pc}) = \mathsf{j} \mathsf{f}$ , then  $\Psi(\mathsf{f}) \mathbb{S}'$ ;
- 2. if  $\mathbb{C}(pc) = jal f$ , then  $\Psi(f) \operatorname{NextS}_{(pc', jal f)}(\mathbb{S}')$ ;
- 3. if  $\mathbb{C}(pc) = jr r_s$ , then  $\Psi(\mathbb{S}.\mathbb{R}(r_s)) \mathbb{S}'$ ;
- 4. if  $\mathbb{C}(pc) = beq r_s, r_t, f and S'.\mathbb{R}(r_s) = S'.\mathbb{R}(r_t)$ , then  $\Psi(f)$  S';
- 5. if  $\mathbb{C}(\mathsf{pc}) = \mathsf{bgtz} \, \mathsf{r}_s, \mathsf{f} \text{ and } \mathbb{S}'.\mathbb{R}(\mathsf{r}_s) > 0$ , then  $\Psi(\mathsf{f}) \, \mathbb{S}'$ .

#### 3.1.2 Specifications of embedded code pointers

CAP is a general framework for assembly code verification, but it does not support modularity very well, as pointed out by Ni and Shao [75]. The JR rule in CAP requires that the target address be a valid code pointer, which must be guaranteed by the precondition before the jump. The only way we can specify this is to list all the potential targets of
the jump. For instance, the precondition of function h in Figure 2.4 needs to say that "\$ra contains the code label ct". This approach is not modular because, to specify a function, we need to know all the callers in advance. If there is another function that would also call h, we have to change the precondition of h, although it is safe to call h from any functions. The reason for this problem is because CAP's specification language (predicates over states) is not expressive enough to directly express codeptr(f,p)  $\Psi$ , which requires the reference to  $\Psi$ . To specify a code pointer in CAP, we have to know the global  $\Psi$  in advance, which breaks modularity.

A quick attack to this problem is to extend the specification language as follows:

$$(CHSpec) \Psi \in Labels \rightarrow Assert$$
  
 $(Assert) a \in CHSpec \rightarrow State \rightarrow Prop$ 

and a code pointer f with specification a is defined as:

$$\operatorname{codeptr}(\mathtt{f},\mathtt{a}) \triangleq \lambda \Psi, \mathbb{S}. \, \mathtt{f} \in \operatorname{dom}(\Psi) \land \Psi(\mathtt{f}) = \mathtt{a}.$$

Unfortunately, this simple solution does not work because the definitions of *CHSpec* and *Assert* mutually refer to each other and are not well-founded. To break the circularity, Ni and Shao [75] defined a syntactic specification language. In their XCAP, the program specification is in the following form.

The meaning of extended proposition P is given by the interpretation  $[\![P]\!]_{\Psi}$ . A code

pointer specification codeptr(f, a) is just a built-in syntactic construct in *PropX*, whose interpretation is:

$$\llbracket \mathsf{codeptr}(\mathtt{f},\mathtt{a}) \rrbracket_{\Psi} \triangleq \mathtt{f} \in dom(\Psi) \land \Psi(\mathtt{f}) = \mathtt{a}.$$

"State  $\rightarrow$  PropX" does not have to be the only form of specification language used for certified assembly programming. For instance, the register file type used in TAL can be treated as a specification language. We can generalize the XCAP approach to support different specification languages [35]. Then we get the following generic framework:

where the code specification  $\theta$  can be of different forms, as long as appropriate interpretations are defined. A code pointer f with specification  $\theta$  is now formulated as:

$$\operatorname{codeptr}(\mathbf{f}, \theta) \triangleq \lambda \Psi, \mathbb{S}. \mathbf{f} \in \operatorname{dom}(\Psi) \land \Psi(\mathbf{f}) = \theta.$$

Although generic, this framework is not "open" because it only allows homogeneous program specification  $\Psi$  with a specific type of  $\theta$ . If program modules are specified in different specification languages, the code pointer  $f_1$  specified in the specification language  $\mathcal{L}_1$  is formulated as  $\operatorname{codeptr}(f_1, \theta_{\mathcal{L}_1})$ , while code pointer  $f_2$  in  $\mathcal{L}_2$  is specified as  $\operatorname{codeptr}(f_2, \theta_{\mathcal{L}_2})$ . To make both codeptr definable, we need a heterogeneous program specification  $\Psi$  in OCAP.

## 3.2 OCAP Specifications

The first attempt to define the program specifications for OCAP is to take advantage of the support of dependent types in CiC and pack each code specification  $\theta$  with its corre-

sponding interpretation.

As shown above, specifications in each specification language will be encoded in CiC as  $\theta$ , whose type  $\mathcal{L}$  is also defined in CiC. The interpretation  $[ [ _ - ] ]_{\mathcal{L}}$  for the language  $\mathcal{L}$  maps  $\theta$  to the OCAP assertion a. The language-specific specification  $\theta$  is lifted to an "open" specification  $\pi$ , which is a dependent package containing the language type  $\mathcal{L}$ , its interpretation function  $[ [ _ - ] ]_{\mathcal{L}}$  and the specification  $\theta$ . The heterogeneous program specification  $\pi$ .  $\Psi$  is simply defined as a partial mapping from code labels to the lifted specification  $\pi$ .

Unfortunately, this obvious solution introduces circularity again, because definitions of *CHSpec* and *OCdSpec* refer to each other. To break the circularity, we remove the interpretation from  $\pi$  and collect all the interpretations into an extra "language dictionary".

**The OCAP Solution.** The final definition of OCAP program specification constructs is shown in Figure 3.3. To embed a system into OCAP, we first assign a unique ID  $\rho$  to its specification language. Specifications in that language and their type are still represented as  $\theta$  and  $\mathcal{L}$ . Both are CiC terms. The lifted specification  $\pi$  now contains the language ID  $\rho$ , the corresponding language type  $\mathcal{L}$  and the specification  $\theta$ . The program specification  $\Psi$  is a binary relation of code labels and lifted code specifications. We do not define  $\Psi$  as a partial mapping because the interface of modules may be specified in more than one specification language.

As explained above, the interpretation for language  $\mathcal{L}$  maps specifications in  $\mathcal{L}$  to as-

| (LangID)   | $\rho$        | ::=   | n (nat nums)                                |              |                                |
|------------|---------------|-------|---------------------------------------------|--------------|--------------------------------|
| (LangTy)   | L             | ::=   | (CiC terms)                                 | $\in$        | Туре                           |
| (CdSpec)   | $\theta$      | ::=   | (CiC terms)                                 | $\in$        | L                              |
| (OCdSpec)  | $\pi$         | ::=   | $\langle \rho, \mathcal{L}, \theta \rangle$ | $\in$        | $\textit{LangID}*(\Sigma X.X)$ |
| (CHSpec)   | $\Psi$        | $\in$ | $2^{Labels*OCdSpec}$                        |              |                                |
| (Assert)   | a             | $\in$ | $CHSpec \rightarrow Sta$                    | te -         | → Prop                         |
| (Interp)   | [[]]_L        | $\in$ | $\mathcal{L} \rightarrow Assert$            |              |                                |
| (LangDict) | $\mathcal{D}$ | $\in$ | $LangID \rightharpoonup \Sigma X$           | $T.(\lambda$ | $X \rightarrow Assert$ )       |

Figure 3.3: Specification Constructs of OCAP

sertions a. To avoid circularity, we do not put the interpretation  $[[-]]_{\mathcal{L}}$  in  $\pi$ . Instead, we collect the interpretations and put them in a language dictionary  $\mathcal{D}$ , which maps language IDs to dependent pairs containing the language type and the corresponding interpretation.

Given a lifted specification  $\pi$ , the following operation maps it to an assertion a:

$$\llbracket \langle \rho, \mathcal{L}, \theta \rangle \rrbracket_{\mathcal{D}} \triangleq \lambda \Psi, \mathbb{S}. \exists \llbracket_{-} \rrbracket_{\mathcal{L}}. (\mathcal{D}(\rho) = \langle \mathcal{L}, \llbracket_{-} \rrbracket_{\mathcal{L}} \rangle) \land (\llbracket \theta \rrbracket_{\mathcal{L}} \Psi \mathbb{S}).$$

$$(3.3)$$

It takes the language ID  $\rho$  and looks up the interpretation from  $\mathcal{D}$ . Then the interpretation is applied to the specification  $\theta$ . If there is no interpretation found, the result is simply false.

We allow a specification language  $\mathcal{L}$  to have more than one interpretation, each assigned a different language ID. That is why we use  $\rho$  instead of  $\mathcal{L}$  to look up the interpretation from  $\mathcal{D}$ .

## 3.3 OCAP Inference Rules

Figure 3.4 shows OCAP inference rules. The PROG rule is similar to the one for CAP shown in Figure 3.2, but with several differences:

 $\mathcal{D}; \Psi \vdash \mathbb{P}$ 

(Well-formed program)

$$\frac{\mathcal{D}; \Psi \vdash \mathbb{C} \colon \Psi \quad (a \Psi \mathbb{S}) \quad \mathcal{D} \vdash \{a\} \mathsf{pc} \colon \mathbb{C}[\mathsf{pc}]}{\mathcal{D}; \Psi \vdash (\mathbb{C}, \mathbb{S}, \mathsf{pc})} (\mathsf{PROG})$$

 $\mathcal{D}; \Psi \vdash \mathbb{C}: \Psi'$ 

(Well-formed code heap)

$$\frac{\mathcal{D}_1; \Psi_1 \vdash \mathbb{C}_1 : \Psi_1' \quad \mathcal{D}_2; \Psi_2 \vdash \mathbb{C}_2 : \Psi_2'}{\mathsf{ITP}(\mathcal{D}_1, \Psi_1') \quad \mathsf{ITP}(\mathcal{D}_2, \Psi_2') \quad \mathcal{D}_1 \sharp \mathcal{D}_2 \quad \mathbb{C}_1 \sharp \mathbb{C}_2} \frac{\mathcal{D}_1 \# \mathcal{D}_2 \quad \mathbb{C}_1 \# \mathbb{C}_2}{\mathcal{D}_1 \cup \mathcal{D}_2; \Psi_1 \cup \Psi_2 \vdash \mathbb{C}_1 \cup \mathbb{C}_2 : \Psi_1' \cup \Psi_2'} \text{ (LINK*)}$$

 $\mathcal{D} \vdash \{a\} f : \mathbb{I}$ 

(Well-formed instruction sequence)

$$\frac{\mathbf{a} \Rightarrow \lambda \Psi', \mathbb{S}. \ \exists \pi'. (\mathsf{codeptr}(\mathbf{f}', \pi') \land \llbracket \pi' \rrbracket_{\mathcal{D}}) \ \Psi' \ \mathbb{S}}{\mathcal{D} \vdash \{\mathbf{a}\} \ \mathbf{f} : \ \mathbf{j} \ \mathbf{f}'} \ (\mathbf{J})$$

$$\frac{\mathbf{a} \Rightarrow \lambda \Psi', \mathbb{S}. \ \exists \pi'. (\mathsf{codeptr}(\mathbb{S}.\mathbb{R}(\mathbf{r}_s), \pi') \land \llbracket \pi' \rrbracket_{\mathcal{D}}) \ \Psi' \ \mathbb{S}}{\mathcal{D} \vdash \{\mathbf{a}\} \ \mathbf{f} : \ \mathbf{jr} \ \mathbf{r}_s} \ (\mathrm{JR})$$

$$\frac{\mathcal{D} \vdash \{\mathbf{a}'\}\,\mathbf{f} + 1: \mathbb{I} \qquad \mathbf{a} \Rightarrow \lambda \Psi'. \, (\mathbf{a}' \, \Psi') \circ \mathsf{NextS}_{(\mathbf{f}, \, \iota)}}{\mathcal{D} \vdash \{\mathbf{a}\}\,\mathbf{f} : \, \iota; \, \mathbb{I}} \text{ (SEQ)}$$

$$\begin{split} & \mathcal{D} \vdash \{\mathbf{a}''\} \mathbb{I} \\ & \mathbf{a} \Rightarrow \lambda \Psi', \mathbb{S}. \ (\mathbb{S}.\mathbb{R}(\mathbf{r}_s) \leq 0 \to \mathbf{a}'' \ \Psi' \ \mathbb{S}) \\ & \wedge (\mathbb{S}.\mathbb{R}(\mathbf{r}_s) > 0 \to \\ & \frac{\exists \pi'. \ (\text{codeptr}(\mathbf{f}', \pi') \land [\![\pi']\!]_{\mathcal{D}}) \ \Psi' \ \mathbb{S})}{\mathcal{D} \vdash \{\mathbf{a}\} \ \mathbf{f}: \ \text{bgtz} \ \mathbf{r}_s, \mathbf{f}'; \ \mathbb{I}} \ (\text{BGTZ}) \end{split}$$

Figure 3.4: OCAP Inference Rules

- In addition to the program specification Ψ, OCAP requires a language dictionary D to interpret code specifications.
- The well-formedness of  $\mathbb{C}$  is checked with respect to  $\mathcal{D}$  and  $\Psi$ .
- The assertion a is now a predicate over code heap specifications and states. It holds over Ψ and the current state S.
- We check the well-formedness of the current instruction sequences C[pc] with respect to D and a.

As in CAP, to certify programs using OCAP, we only need to prove that the invariant holds at the initial program ( $\mathbb{C}$ ,  $\mathbb{S}_0$ ,  $pc_0$ ). The precondition a specifies the initial state  $\mathbb{S}_0$ . It takes  $\Psi$  as argument to specify embedded code pointers in  $\mathbb{S}_0$ , as explained before. The soundness of OCAP will guarantee that the invariant holds at each step of execution and that the invariant ensures program progress.

Well-formed code heaps. The CDHP rule checks that the specification asserted at each f in  $\Psi'$  ensures safe execution of the corresponding instruction sequence  $\mathbb{C}[f]$ . As in CAP, the  $\Psi$  on the left hand side specifies the code to which each  $\mathbb{C}[f]$  may jump. Instead of using the specification  $\Psi'(f)$  directly, we first map it to an assertion  $(\llbracket \Psi'(f) \rrbracket_{\mathcal{D}})$  by applying the corresponding interpretation defined in  $\mathcal{D}$ . Then we do another lifting  $\langle -\rangle_{\Psi}$ , which is defined as:

$$\langle \mathbf{a} \rangle_{\Psi} \triangleq \left( \bigwedge_{(\mathbf{f},\pi) \in \Psi} \operatorname{codeptr}(\mathbf{f},\pi) \right) \wedge \mathbf{a}.$$
 (3.4)

Here  $codeptr(f, \pi)$  is defined as the following assertion:

$$\operatorname{codeptr}(\mathbf{f},\pi) \triangleq \lambda \Psi, \mathbb{S}. (\mathbf{f},\pi) \in \Psi.$$
 (3.5)

In Equation 3.4, we also overload the conjunction connector " $\wedge$ " for assertions:

$$\mathbf{a} \wedge \mathbf{a}' \triangleq \lambda \Psi, \mathbb{S}. \mathbf{a} \Psi \mathbb{S} \wedge \mathbf{a}' \Psi \mathbb{S}.$$
 (3.6)

Therefore, the lifted assertion  $(\langle \llbracket \Psi'(\mathbf{f}) \rrbracket_{\mathcal{D}} \rangle_{\Psi})$  carries the knowledge of the code pointers in  $\Psi$ , which may be reached from  $\mathbb{C}[\mathbf{f}]$ . When we check  $\mathbb{C}[\mathbf{f}]$ , we do not need to carry  $\Psi$ , but we need to carry  $\mathcal{D}$  to interpret the specification  $\pi$  for each codeptr $(\mathbf{f}, \pi)$ .

**Linking of modules.** The  $\mathbb{C}$  checked in the CDHP rule does not have to be the global code heap used in the PROG rule. Subsets  $\mathbb{C}_i$  of the complete code heap can be certified with local interfaces  $\mathcal{D}_i$ ,  $\Psi_i$  and  $\Psi'_i$ . Then they are linked using the admissible LINK rule. An admissible rule is a rule that can be proved as a lemma based on other rules. We use a star (\*) in the name to distinguish admissible rules from normal rules. Below we will prove the admissibility of the LINK rule in Lemma 3.3. Here the compatibility of partial mappings fand g is defined as

$$f \sharp g \triangleq \forall x. \ x \in dom(f) \land x \in dom(g) \to f(x) = g(x).$$
(3.7)

We use  $\mathsf{ITP}(\mathcal{D}, \Psi)$  to represent that  $\mathcal{D}$  contains all interpretations needed to interprete  $\Psi$ , *i.e.*,

$$\mathsf{ITP}(\mathcal{D}, \Psi) \triangleq \forall \mathbf{f}, \pi. \ (\mathbf{f}, \pi) \in \Psi \to (\pi.\rho \in dom(\mathcal{D})). \tag{3.8}$$

The LINK rule shows the openness of OCAP:  $\mathbb{C}_1$  and  $\mathbb{C}_2$  may be specified and certified in different verification systems with interpretations defined in  $\mathcal{D}_1$  and  $\mathcal{D}_2$  respectively. Proofs constructed in foreign systems are converted to proofs of OCAP judgments  $\mathcal{D}_i$ ;  $\Psi_i \vdash \mathbb{C}_i : \Psi'_i$  at the time of linkage. We will demonstrate this in the following sections.

Well-formed instruction sequences. Rules for jump instructions (J, JR and JAL) are simple. They require that the target address be a valid code pointer with specification  $\pi'$ , and that there be an interpretation for  $\pi'$  in  $\mathcal{D}$ . The interpretation of  $\pi'$  should hold at the resulting state of the jump. Here, we use  $a \Rightarrow a'$  to represent the logical implication between OCAP assertions:

$$\mathbf{a} \Rightarrow \mathbf{a}' \triangleq \forall \Psi, \mathbb{S}. \ \mathbf{a} \Psi \mathbb{S} \to \mathbf{a}' \Psi \mathbb{S}.$$
 (3.9)

The SEQ rule for sequential instructions is similar to the CAP SEQ rule. It requires no further explanation. The BGTZ rule and BEQ rule are like a simple combination of the J rule and the SEQ rule, which are straightforward to understand too.

The WEAKEN rule. The WEAKEN rule is also admissible in OCAP, whose admissibility is proved in Lemma 3.3. It is a normal rule in Hoare-style program logics, but plays an important role in OCAP to interface foreign verification systems. The instruction sequence I may have specifications  $\theta$  and  $\theta'$  in different foreign systems. Their interpretations are a and a', respectively. If the proof of  $\mathcal{D}' \vdash \{a'\} f : I$  is converted from proof constructed in the system where I is certified with specification  $\theta'$ , it can be called from the other system as long as a is stronger than a'. The use of this rule will be shown in Section 6.1.

Lemma 3.3 (Admissibility of WEAKEN and LINK)

- If D' ⊆ D, a ⇒ a', and D' ⊢ {a'} f : I, then D ⊢ {a} f : I. That is, the WEAKEN rule is admissible.
- 2. If  $\mathcal{D}_1; \Psi_1 \vdash \mathbb{C}_1: \Psi'_1, \mathcal{D}_2; \Psi_2 \vdash \mathbb{C}_2: \Psi'_2$ ,  $\mathsf{ITP}(\mathcal{D}_1, \Psi'_1)$ ,  $\mathsf{ITP}(\mathcal{D}_2, \Psi'_2)$ ,  $\mathcal{D}_1 \sharp \mathcal{D}_2$  and  $\mathbb{C}_1 \sharp \mathbb{C}_2$ , then  $\mathcal{D}_1 \cup \mathcal{D}_2; \Psi_1 \cup \Psi_2 \vdash \mathbb{C}_1 \cup \mathbb{C}_2: \Psi'_1 \cup \Psi'_2$ . That is, the LINK rule is admissible.

Proof. The proof of 1 contains two steps. In the first step, we first prove  $\mathcal{D}' \vdash \{a\} f : \mathbb{I}$ . This can be done by induction over the structure of  $\mathbb{I}$ . Then we prove  $\mathcal{D} \vdash \{a\} f : \mathbb{I}$ , given  $\mathcal{D}' \subseteq \mathcal{D}$  and  $\mathcal{D}' \vdash \{a\} f : \mathbb{I}$ . This, again, can be done by induction over the structure of  $\mathbb{I}$ . We also need to use Lemma 3.5.

The proof of 2 is trivial, given 1, Lemma 3.4 and the CDHP rule.  $\Box$ 

**Lemma 3.4** For all a, if  $\Psi \subseteq \Psi'$ , then  $\langle a \rangle_{\Psi'} \Rightarrow \langle a \rangle_{\Psi}$ .

Proof. Trivial, by the definition shown in Equation 3.4. 
$$\Box$$

**Lemma 3.5** For all  $\pi$ , if  $\mathcal{D} \subseteq \mathcal{D}'$ , then  $\llbracket \pi \rrbracket_{\mathcal{D}} \Rightarrow \llbracket \pi \rrbracket_{\mathcal{D}'}$ .

Proof. The proof is trivial by the definition shown in Equation 3.3.  $\Box$ 

## 3.4 Soundness of OCAP

The soundness of OCAP inference rules is proved following the syntactic approach [99] to proving type soundness. We need to first prove the progress and preservation lemmas.

#### Lemma 3.6 (Progress)

If  $\mathcal{D}; \Psi \vdash \mathbb{P}$ , there exists  $\mathbb{P}'$  such that  $\mathbb{P} \longmapsto \mathbb{P}'$ .

Proof. Suppose  $\mathbb{P} = (\mathbb{C}, \mathbb{S}, pc)$ . By inversion of the PROG rule, we have  $\mathcal{D}; \Psi \vdash \mathbb{C} : \Psi$ , a  $\Psi \ \mathbb{S}$  and  $\mathcal{D} \vdash \{a\} pc : \mathbb{C}[pc]$  for some a. By inversion of all the well-formed instruction sequence rules and the definition of the operational semantics in Figure 2.3, we will see that the program  $\mathbb{P}$  can execute one step, given a  $\Psi \ \mathbb{S}$ . The only tricky part is to prove that, if  $\mathbb{C}(pc)$  is a jumps (j, jr or jal) or a branches (beq or bgtz), the target address is in the domain of  $\mathbb{C}$ . This can be derived from the following Lemmas 3.8 and 3.9, and inversion of corresponding instruction rules.

The following Preservation lemma is an extension of the one normally used in syntactic approach to soundness of type systems. It is important to help us prove the support of partial correctness in our soundness theorem. Before showing the lemma, we first introduce the following definition:

$$\llbracket \Psi(\mathbf{f}) \rrbracket_{\mathcal{D}} \triangleq \lambda \Psi', \mathbb{S}. \exists \pi. ((\mathbf{f}, \pi) \in \Psi) \land \llbracket \pi_i \rrbracket_{\mathcal{D}} \Psi' \mathbb{S}$$

$$(3.10)$$

#### Lemma 3.7 (Preservation)

If  $\mathcal{D}; \Psi \vdash (\mathbb{C}, \mathbb{S}, \mathsf{pc})$  and  $(\mathbb{C}, \mathbb{S}, \mathsf{pc}) \longmapsto (\mathbb{C}, \mathbb{S}', \mathsf{pc}')$ , then  $\mathcal{D}; \Psi \vdash (\mathbb{C}, \mathbb{S}', \mathsf{pc}')$ , and

1. if  $\mathbb{C}(\mathsf{pc})$  is a jump instruction, *i.e.*, j f, jal f or jr  $\mathbf{r}_s$ , then  $\llbracket \Psi(\mathsf{pc}') \rrbracket_{\mathcal{D}} \Psi \mathbb{S}'$ ;

2. if 
$$\mathbb{C}(\mathsf{pc}) = \mathsf{bgtz} \, \mathsf{r}_s, \mathsf{f} \text{ and } \mathbb{S}.\mathbb{R}(\mathsf{r}_s) > 0$$
, then  $\llbracket \Psi(\mathsf{pc}') \rrbracket_{\mathcal{D}} \Psi \mathbb{S}';$ 

3. if  $\mathbb{C}(\mathsf{pc}) = \mathsf{beq} \ \mathsf{r}_s, \mathsf{r}_t, \mathsf{f} \text{ and } \mathbb{S}.\mathbb{R}(\mathsf{r}_s) = \mathbb{S}.\mathbb{R}(\mathsf{r}_t)$ , then  $\llbracket \Psi(\mathsf{pc}') \rrbracket_{\mathcal{D}} \Psi \mathbb{S}'$ .

Proof. Given  $\mathcal{D}; \Psi \vdash (\mathbb{C}, \mathbb{S}, pc)$ , we know by an inversion of the PROG rule there exists an "a" such that  $\mathcal{D}, \Psi \vdash \mathbb{C} : \Psi$ , a  $\Psi \otimes$  and  $\mathcal{D} \vdash \{a\} pc : \mathbb{C}[pc]$ . To prove  $\mathcal{D}; \Psi \vdash (\mathbb{C}, \mathbb{S}', pc')$ ,

we need to find an assertion "a'" and prove the following three sub-goals:  $\mathcal{D}, \Psi \vdash \mathbb{C} : \Psi$ , a'  $\Psi S'$  and  $\mathcal{D} \vdash \{a'\} pc' : \mathbb{C}[pc']$ . We have got the first sub-goal. To prove the last two sub-goals, we analyze all possible cases of  $\mathbb{C}[pc]$ :

- if C[pc] starts with a normal sequential instruction, the second and the third subgoals can be proved by D ⊢ {a} pc : C[pc] and a simple inversion of the SEQ rule;
- if C[pc] starts with a conditional branch instruction and the condition is false, we can prove the second and the third sub-goals by an inversion of the BEQ and BGTZ rule;
- if C[pc] starts with a jump instruction, or it starts with a conditional branch instruction and the condition is true, we know by inversion of the corresponding rules that there exists π such that (codeptr(pc', π) ∧ [[π]]<sub>D</sub>) Ψ S. We let ⟨[[π]]<sub>D</sub>⟩<sub>Ψ</sub> be the assertion a'. So we can prove the second sub-goal by Lemma 3.10. The third sub-goal follows Lemma 3.11.

Now that we have proved  $\mathcal{D}$ ;  $\Psi \vdash (\mathbb{C}, \mathbb{S}', pc')$ , it is trivial to prove 1–5 given the fact that we use in the third bullet above  $\langle [\![ \pi ]\!]_{\mathcal{D}} \rangle_{\Psi}$  as the assertion a' and proved a'  $\Psi \mathbb{S}'$ .  $\Box$ 

**Lemma 3.8** If  $\mathcal{D}$ ;  $\Psi \vdash \mathbb{C} : \Psi'$ , then, for all  $(f, \pi) \in \Psi'$ , we have  $f \in dom(\mathbb{C})$ .

Proof. Trivial, follows the CDHP rule.

**Lemma 3.9** If codeptr( $f, \pi$ )  $\Psi \mathbb{S}$  and  $\mathcal{D}; \Psi \vdash \mathbb{C} : \Psi$ , then  $f \in dom(\mathbb{C})$ .

Proof. By the definition of codeptr in Equation 3.5 and Lemma 3.8.  $\Box$ 

**Lemma 3.10** For all assertion a, we have  $\forall \Psi, \mathbb{S}$ . a  $\Psi \ \mathbb{S} \leftrightarrow \langle \mathsf{a} \rangle_{\Psi} \ \Psi \ \mathbb{S}$ .

Proof. Trivially follows the definition shown in Equation 3.4.

**Lemma 3.11** If  $\mathcal{D}$ ;  $\Psi \vdash \mathbb{C} : \Psi'$  and codeptr( $f, \pi$ )  $\Psi' S$ , then  $\mathcal{D} \vdash \{a\} f : \mathbb{C}[f]$ , where  $a = \langle \llbracket \pi \rrbracket_{\mathcal{D}} \rangle_{\Psi'}$ .

Proof. By  $codeptr(f, \pi) \Psi' S$  and the definition of codeptr in Equation 3.5, we know  $(f, \pi) \in \Psi'$ . Then the proof is trivial follows the CDHP rule, given  $\mathcal{D}; \Psi \vdash \mathbb{C}: \Psi'$ .  $\Box$ 

The soundness of OCAP is formalized below. It not only shows that programs certified in OCAP will never get stuck, but also guarantees that assertions specified in  $\Psi$  for target addresses of jump and branch instructions actually hold when we reach corresponding program points. This essentially captures the partial correctness of certified programs.

#### Theorem 3.12 (OCAP-Soundness)

If  $\mathcal{D}; \Psi \vdash (\mathbb{C}, \mathbb{S}, \mathsf{pc})$ , for all natural number *n* there exist  $\mathbb{S}'$  and  $\mathsf{pc}'$  such that  $(\mathbb{C}, \mathbb{S}, \mathsf{pc}) \longmapsto^n (\mathbb{C}, \mathbb{S}', \mathsf{pc}')$ , and

- 1. if  $\mathbb{C}(\mathsf{pc}') = \mathsf{j} \mathsf{f}$ , then  $\llbracket \Psi(\mathsf{f}) \rrbracket_{\mathcal{D}} \Psi \mathbb{S}'$ ;
- 2. if  $\mathbb{C}(\mathsf{pc'}) = \mathsf{jal} f$ , then  $\llbracket \Psi(f) \rrbracket_{\mathcal{D}} \Psi(\mathbb{S}'.\mathbb{H}, \mathbb{S}'.\mathbb{R}\{\mathsf{r}_{31} \leadsto \mathsf{pc'}+1\});$
- 3. if  $\mathbb{C}(\mathsf{pc}') = \mathsf{jr} \, \mathsf{r}_s$ , then  $\llbracket \Psi(\mathbb{S}'.\mathbb{R}(\mathsf{r}_s)) \rrbracket_{\mathcal{D}} \Psi \mathbb{S}';$
- 4. if  $\mathbb{C}(\mathsf{pc}') = \mathsf{bgtz} \, \mathsf{r}_s, \mathsf{f} \text{ and } \mathbb{S}'.\mathbb{R}(\mathsf{r}_s) > 0$ , then  $\llbracket \Psi(\mathsf{f}) \rrbracket_{\mathcal{D}} \Psi \mathbb{S}'.$

Proof. The proof is trivial by induction over n, and applying the Progress and Preservation lemmas at each step.

Therefore, if the interpretation for a specification language captures the invariant enforced in the corresponding verification system, the soundness of OCAP ensures that the invariant holds when the modules certified in that system get executed.

OCAP's ability to support partial correctness of programs benefits from the way we specify codeptr, as proposed by Ni and Shao [75]. This makes OCAP a more expressive framework than the Princeton FPCC framework [6, 8, 94], where the step-indexed semantic model of codeptr makes it very difficult, if possible, to prove similar properties of programs.

$$\begin{array}{ll} (InitFlag) & \varphi ::= 0 \mid 1 \\ (WordTy) & \tau ::= \alpha \mid \text{int} \mid \forall [\Delta].\Gamma \mid \langle \tau_1^{\varphi_1}, \dots, \tau_n^{\varphi_n} \rangle \mid \exists \alpha : \tau. \mid \mu \alpha. \tau \\ (TyVarEnv) & \Delta ::= \cdot \mid \alpha, \Delta \\ (RfileTy) & \Gamma ::= \{\mathbf{r} \sim \tau\}^* \\ (CHType) & \psi ::= \{(\mathbf{f}, \ [\Delta]. \Gamma)\}^* \\ (DHType) & \Phi ::= \{\mathbf{1} \sim \tau^{\varphi}\}^* \end{array}$$

Figure 3.5: Type Definitions of TAL

## 3.5 Embedding TAL into OCAP

Given a specific verification system (henceforth called a foreign system) with the definition of  $\mathcal{L}$  and a language ID  $\rho$ , it takes three steps to embed the system into OCAP: identifying the invariant enforced in the system; defining an interpretation for specifications  $\theta$  (usually an encoding of the invariant into an assertion a); and proving the soundness of the embedding by showing that inference rules in the foreign system can be proved as lemmas in OCAP based on the interpretation.

As an example to illustrate the expressiveness of OCAP, we show how to embed Typed Assembly Languages (TALs) [69, 27] into OCAP. Unlike traditional TALs based on abstract machines with primitive operations for memory allocation, we present a variation of TAL for our machine defined in Section 2.2.

#### 3.5.1 TAL types and typing rules.

Figure 3.5 shows the definition of TAL types, including polymorphic code types, mutable references, existential types, and recursive types. Definitions for types are similar to the original TAL.  $\Gamma$  is the type for the register file.  $\forall [\Delta] . \Gamma$  is the polymorphic type for code pointers, which means the code pointer expects a register file of type  $\Gamma$  with type variables declared in  $\Delta$ . The flag  $\varphi$  is used to mark whether memory cell has been initialized or not.  $\langle \tau_1^{\varphi_1}, \ldots, \tau_n^{\varphi_n} \rangle$  is the type for a mutable reference pointing to a tuple in the heap. The fresh memory cells returned by memory allocation libraries will have types with flag 0.

The reader should keep in mind that this TAL is designed for TM, so there is no "heap values" as in the original TAL. Also, since we separate code heap and data heap in our TM, specifications for them are separated too. We use  $\psi$  for code heap type and  $\Phi$  for data heap type.

We present TALtyping rules in Figures 3.6 and 3.7. The major judgements are shown below.

| Judgement                                         | Meaning                           |  |  |
|---------------------------------------------------|-----------------------------------|--|--|
| $\psi \vdash \mathbb{C} : \psi'$                  | Well-formed code heap             |  |  |
| $\psi \vdash \{ [\Delta] . \Gamma \}  \mathbb{I}$ | Well-formed instruction sequence  |  |  |
| $\vdash [\Delta]. \Gamma \leq [\Delta']. \Gamma'$ | Sub-typing of register file types |  |  |

The typing rules are similar to the original TAL [69] and are not explained in details here. But we do not need a PROG rule to type check whole programs  $\mathbb{P}$  because this TAL will be embedded in OCAP and only be used to type check code heaps, which may be a subset of the whole program code. Readers who are not familiar with TAL can view [ $\Delta$ ]. $\Gamma$  as assertions about states and the subtyping relation as logic implication. Then the rules in Figure 3.6 look very similar to CAP rules shown in Figure 3.2. Actually this is exactly how we embed TAL in OCAP below.

## 3.5.2 Interpretation and Embedding

As we can see, specifications  $\theta$  of preconditions for code blocks in TAL are register file types [ $\Delta$ ]. $\Gamma$ . We use  $\mathcal{L}_{TAL}$  to represent the meta-type of its CiC encoding. Then we define the mapping between the TAL code heap specification  $\psi$  and the OCAP code heap specification  $\Psi$ :

$$\lceil \Psi^{\gamma \rho} \triangleq \{ (\mathbf{f}, \theta) \mid (\mathbf{f}, \langle \rho, \underline{}, \theta \rangle) \in \Psi \}$$
(3.12)

$$\begin{split} \hline \psi \vdash \mathbb{C} : \psi' & (Well-formed \ Code \ Heap) \\ \\ \hline \psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbb{C}[\mathbf{f}] \quad \text{for all } (\mathbf{f}, [\Delta], \Gamma) \in \psi' \\ \psi \vdash \mathbb{C} : \psi' & (CDHP) \\ \hline \hline \psi \vdash \mathbb{C} : \psi' & (CDHP) \\ \hline \hline \psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbb{I} & (Well-formed \ Instruction \ Sequence) \\ \\ \hline \frac{(\mathbf{f}', [\Delta'], \Gamma') \in \psi \quad \vdash [\Delta], \Gamma \leq [\Delta'], \Gamma'}{\psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{j} \ \mathbf{f}'} (\mathbf{J}) \\ \hline \frac{(\mathbf{f}', [\Delta'], \Gamma') \in \psi \quad (\mathbf{f}+1, [\Delta''], \Gamma'') \in \psi}{\psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{j} \ \mathbf{f}'} (\mathbf{J}) \\ \hline \frac{(\mathbf{f}', [\Delta'], \Gamma') \in \psi \quad (\mathbf{f}+1, [\Delta''], \Gamma'') \in \psi}{\psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{j} \ \mathbf{f}'} (\mathbf{J}) \\ \hline \frac{(\mathbf{f}, [\Delta'], \Gamma') \in \psi \quad (\mathbf{f}+1, [\Delta''], \Gamma'') \in \psi}{\psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{j} \ \mathbf{f}', \Gamma''} (\mathbf{J}) \\ \hline \frac{(\mathbf{f}, [\Delta'], \Gamma') \in [\Delta'], \Gamma' \quad \vdash [\Delta], \Gamma \leq [\Delta'], \Gamma'}{\psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{j} \ \mathbf{f} \ \mathbf{f} : \mathbf{j} \ \mathbf{f} \ \mathbf{f} \\ \hline \psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{j} \ \mathbf{r} \ \mathbf{f} \\ \hline \psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{j} \ \mathbf{f} \ \mathbf{f} \ \mathbf{f} \\ \hline \psi \vdash \{[\Delta], \Gamma\} \ \mathbf{f} : \mathbf{addiu} \ \mathbf{r}_d, \mathbf{r}_s, \mathbf{w} ; \ \mathbb{I}} \quad (ADDI) \\ \hline \end{array}$$

$$\begin{split} \boxed{\Delta \vdash \tau \quad \vdash [\Delta], \Gamma \leq [\Delta'], \Gamma'} \\ \frac{ftv(\tau) \subseteq \Delta}{\Delta \vdash \tau} (\text{TYPE}) \\ \\ \frac{\Gamma(\mathbf{r}) = \Gamma'(\mathbf{r}) \quad \forall \mathbf{r} \in dom(\Gamma')}{\vdash [], \Gamma \leq [], \Gamma'} (\text{SUBT}) \quad \frac{\Gamma(\mathbf{r}) = \forall [\alpha, \Delta'], \Gamma' \quad \Delta \vdash \tau'}{\vdash [\Delta], \Gamma \leq [\Delta], \Gamma\{\mathbf{r} : \forall [\Delta'], [\tau'/\alpha] \Gamma'\}} (\text{TAPP}) \\ \\ \frac{\Gamma(\mathbf{r}) = [\tau'/\alpha]\tau \quad \Delta \vdash \tau'}{\vdash [\Delta], \Gamma \leq [\Delta], \Gamma\{\mathbf{r} : \exists \alpha : \tau, \}} (\text{PACK}) \quad \frac{\Gamma(\mathbf{r}) = \exists \alpha : \tau.}{\vdash [\Delta], \Gamma \leq [\alpha, \Delta], \Gamma\{\mathbf{r} : \tau\}} (\text{UNPACK}) \\ \\ \frac{\Gamma(\mathbf{r}) = [\mu\alpha, \tau/\alpha]\tau}{\vdash [\Delta], \Gamma \leq [\Delta], \Gamma\{\mathbf{r} : \mu\alpha, \tau\}} (\text{FOLD}) \quad \frac{\Gamma(\mathbf{r}) = \mu\alpha, \tau}{\vdash [\Delta], \Gamma \leq [\Delta], \Gamma\{\mathbf{r} : [\mu\alpha, \tau/\alpha]\tau\}} (\text{UNFOLD}) \end{split}$$

$$\begin{split} \underbrace{\psi \vdash \mathbb{S}: [\Delta], \Gamma \quad \psi \vdash \mathbb{H}: \Phi \quad \psi; \Phi \vdash \mathbb{R}: \Gamma}_{\psi \vdash \mathbb{S}: [\Delta], \dots, \alpha_n] \Gamma} & (\text{STATE}) \\ & \frac{\cdot \vdash \tau_i \quad \psi \vdash \mathbb{H}: \Phi \quad \psi; \Phi \vdash \mathbb{R}: [\tau_1, \dots, \tau_n / \alpha_1, \dots, \alpha_n] \Gamma}{\psi \vdash \mathbb{S}: [\alpha_1, \dots, \alpha_n], \Gamma} & (\text{STATE}) \\ \\ \underbrace{\psi; \Phi \vdash \mathbb{H}: \Phi}_{\psi \vdash \mathbb{H}: \Phi} & (\text{HEAP}) \quad \underbrace{\psi; \Phi \vdash \mathbb{R}(\mathbf{r}): \Gamma(\mathbf{r}) \quad \forall \mathbf{r} \in dom(\Gamma)}_{\psi; \Phi \vdash \mathbb{R}: \Gamma} & (\text{RFLE}) \\ \\ \hline \underbrace{\psi; \Phi \vdash \mathbf{w}: \tau \quad \psi; \Phi \vdash \mathbf{w}: \tau^{\varphi} \quad \vdash \tau^{\varphi} \leq \tau^{\varphi'}}_{\psi; \Phi \vdash \mathbb{H}: \forall [\Delta], \Gamma} & (\text{CODE}) \\ \\ \frac{\cdot \vdash \tau' \quad \psi; \Phi \vdash \mathbf{f}: \forall [\alpha, \Delta], \Gamma}{\psi; \Phi \vdash \mathbf{f}: \forall [\Delta], [\tau' / \alpha] \Gamma} & (\text{POLY}) & \underbrace{\vdash \Phi(\mathbf{1} + i - 1) \leq \tau_i^{\varphi_i}}_{\psi; \Phi \vdash \mathbf{1}: \langle \tau_i^{\varphi_1}, \dots, \tau_n^{\varphi_n} \rangle}_{\psi; \Phi \vdash \mathbf{w}: \exists \alpha: \tau, -} & (\text{EXT}) & \underbrace{\psi; \Phi \vdash \mathbf{w}: \mu \alpha, \tau / \alpha] \tau}_{\psi; \Phi \vdash \mathbf{w}: \tau^{\varphi}} & (\text{INIT}) \\ \\ \\ \frac{\vdash \tau^{\varphi} \leq \tau^{\varphi}}{\vdash \tau^{\varphi} \leq \tau^{\varphi}} & (\text{REFL}) & \vdash \tau^{1} \leq \tau^{0} & (0-1) \end{split}$$

Figure 3.8: TAL typing rules for well-formed states

The lifting function  $\lfloor \psi \rfloor_{\rho}$  assigns a language id  $\rho$  to TAL, and packs each code specification in  $\psi$  with  $\rho$  into an OCAP specification  $\pi$ . The sink function  $\lceil \Psi \rceil^{\rho}$  collects from OCAP's  $\Psi$  the specifications of code certified in language  $\rho$ , and constructs a language-specific code heap specification.

As mentioned before, to embed TAL into OCAP, we need to discover the invariant enforced in TAL. TAL type systems essentially guarantees that, at any step of execution, the program state is well-typed with respect to the code heap type  $\psi$  and some register file type [ $\Delta$ ]. $\Gamma$ . Judgment for well-typed state is represented as  $\psi \vdash \mathbb{S}: [\Delta]$ . $\Gamma$ . TAL's typing rules for well-formed states and auxiliary judgments are shown in Figure 3.8. Our interpretation of TAL specifications encodes this invariant.

$$[\![\Delta] \cdot \Gamma]\!]_{\mathcal{L}_{\mathsf{TAL}}}^{(\rho,r)} \triangleq \lambda \Psi, \mathbb{S}. \exists \mathbb{H}_1, \mathbb{H}_2. \ \mathbb{S}.\mathbb{H} = \mathbb{H}_1 \uplus \mathbb{H}_2 \land$$
$$(\ulcorner \Psi \urcorner^{\rho} \vdash (\mathbb{H}_1, \mathbb{S}.\mathbb{R}) : [\Delta]. \ \Gamma \ ) \land r \Psi \mathbb{H}_2.$$
(3.13)

Here we use  $\uplus$  to represent the union of two partial maps, which is defined only if these two partial maps have disjoint domains. We introduce the following formal definitions over heaps, which will also be used in the rest part of the thesis.

$$\mathbb{H} \bot \mathbb{H}' \triangleq dom(\mathbb{H}) \cap dom(\mathbb{H}') = \emptyset$$
(3.14)

$$\mathbb{H} \uplus \mathbb{H}' \triangleq \begin{cases} \mathbb{H} \cup \mathbb{H}' & \text{if } \mathbb{H} \bot \mathbb{H}' \\ undefined & \text{otherwise} \end{cases}$$
(3.15)

The interpretation for TAL's specification  $[\Delta]$ .  $\Gamma$  takes a special open parameter r, in addition to the language ID and the meta-type  $\mathcal{L}_{TAL}$  of  $[\Delta]$ .  $\Gamma$  in Coq. The assertion r is a predicate over data heaps and also takes  $\Psi$  as an extra argument. We use this extra r to specify the invariant of data heap used by TAL's runtime systems, such as memory management routines and garbage collectors. The heap used by runtime is separated from the heap used by TAL, and is invisible to TAL code. Note r does not specify register files. Although this may limit its expressiveness, it should be sufficient for runtime code because usually runtime does not reserve registers. The interpretation essentially says that the data heap in S can be split into two disjoint parts; one part is used by TAL and is wellformed with respect to TAL's typing rules; the other part is used by runtime code and satisfies the invariant r. Careful readers may feel strange that we use the TAL judgment  $(\ulcorner \Psi \urcorner^{\rho} \vdash (\mathbb{H}_1, \mathbb{S}.\mathbb{R}) : [\Delta]. \Gamma)$  as a proposition in our definition. This is well-defined because the interpretation is defined in our meta-logic, in which TAL's judgments are defined as propositions.

## 3.5.3 Soundness of the embedding

Theorem 3.13 states the soundness of TAL rules and the interpretation for TAL specifictions. It shows that, given the interpretation, TAL rules are derivable as lemmas in OCAP. The soundness is independent with the open parameter r.

#### Theorem 3.13 (TAL Soundness)

For all  $\rho$  and r, let  $\mathcal{D} = \{\rho \rightsquigarrow \langle \mathcal{L}_{\text{TAL}}, [[-]]_{\mathcal{L}_{\text{TAL}}}^{(\rho,r)} \rangle \}.$ 

- 1. if we have  $\psi \vdash \{[\Delta], \Gamma\} \mathbb{I}$  in TAL, then the OCAP judgment  $\mathcal{D} \vdash \{\langle a \rangle_{\Psi}\} \mathbb{I}$  holds, where  $a = [\![\Delta], \Gamma]\!]_{\mathcal{L}_{TAL}}^{(\rho, r)}$  and  $\Psi = \llcorner \psi \lrcorner_{\rho}$ ;
- 2. if we have  $\psi \vdash \mathbb{C} : \psi'$  in TAL, then the OCAP judgment  $\mathcal{D} : \sqcup \psi \lrcorner_{\rho} \vdash \mathbb{C} : \llcorner \psi' \lrcorner_{\rho}$  holds.

This theorem shows the soundness of our embedding of TAL into OCAP. Given a module  $\mathbb{C}$  certified in TAL, we can apply this theorem to convert it into a certified module in OCAP. On the other hand, it can also be viewed as a different way to prove the soundness of TAL inference rules by reducing TAL rules to OCAP rules.

Lemma 3.14 is essential to prove the soundness theorem. It shows the TAL subtyping relation is sound with respect to the interpretation. The whole proof of Theorem 3.13 has been formalized in the Coq proof assistant [31].

#### Lemma 3.14 (Subtyping Soundness)

For any  $\rho$ , r,  $[\Delta]$ .  $\Gamma$  and  $[\Delta']$ .  $\Gamma'$ , let  $\mathbf{a} = [\![\Delta] \cdot \Gamma ]\!]_{\mathcal{L}_{TAL}}^{(\rho,r)}$  and  $\mathbf{a}' = [\![\Delta'] \cdot \Gamma' ]\!]_{\mathcal{L}_{TAL}}^{(\rho,r)}$ . If  $\vdash [\Delta] \cdot \Gamma \leq [\Delta'] \cdot \Gamma'$  in TAL, we have  $\mathbf{a} \Rightarrow \mathbf{a}'$ .

## 3.6 Discussions and Summary

The work on the OCAP framework is closely related to work on FPCC. We have briefly discussed about existing work on FPCC at the beginning of this chapter. In this section, we give a detailed comparison of the OCAP framework and related work.

### 3.6.1 Related Work

**Semantic approaches to FPCC.** The semantic approach to FPCC [7, 8, 94] builds semantic models for types. Based on type definitions, typing rules in TAL are proved as lemmas. Our work is similar to this approach in the sense that a uniform assertion is used in the OCAP framework. Interpretations are used to map foreign specifications to OCAP assertions. Based on the interpretation, inference rules of foreign systems are proved as OCAP lemmas.

However, our interpretation does not have to be a semantic model of foreign specifications. For instance, when we embed TAL into OCAP, we simply use TAL's syntactic state typing as the interpretation for register file types. This makes our interpretation easier to define than semantic models, such as indexed models for mutable references [3, 9], which are heavyweight to use.

OCAP also uses a different specification for embedded code pointers than the stepindexed semantic model [8, 94] used in the Princeton FPCC. Following our previous work on CAP systems, specification of embedded code pointers is interpreted as a code label specified in the code heap specification  $\Psi$ . This approach allows our framework to support partial correctness of programs with respect to its specifications, as shown in Theorem 3.12.

The step-indexed model is designed specifically for type safety. A code pointer f with precondition a will be defined as:

$$\mathsf{codeptr}(\mathtt{f},\mathtt{a}) \ \triangleq \ \lambda k, \mathbb{C}, \mathbb{S}. \ \forall \mathbb{S}'. \forall j < k. \ \mathtt{a} \ j \ \mathbb{C} \ \mathbb{S}' \to \mathsf{Safe}(j, (\mathbb{C}, \mathbb{S}', \mathtt{f})) \ .$$

where a is an indexed predicate over the code heap and state, and  $Safe(n, \mathbb{P})$  means  $\mathbb{P}$  can execute at least *n* steps. It is unclear how Theorem 3.12 could be proved if this model is used: when we do an indirect jump to a code pointer  $codeptr(\mathbb{R}(\mathbf{r}), \mathbf{a})$ , we do not know the relationship between "a" and the loop invariant assigned to  $\mathbb{R}(\mathbf{r})$  in program specification  $\Psi$  (unless we sacrifice the support of separate verification of modules), because the definition of codeptr is independent with  $\Psi$ .

**Syntactic approaches to FPCC.** The OCAP framework is quite different from the original syntactic approach [46, 28] to FPCC. In the syntactic approach, TALs are designed for a higher-level abstract machine with its own mechanized syntactic soundness proof. FPCC is constructed by proving bisimulation between type safe TAL programs and real machine code. In our framework, we allow users to certify machine code directly, but still at a higher abstraction level in TAL. The soundness of TAL is shown by proving TAL instruction rules as lemmas in OCAP. Runtime code for TAL is certified in a different system and is linked with TAL code in OCAP.

Hamid and Shao [45] shows how to interface XTAL with CAP. XTAL supports stubs which encapsulate interfaces of runtime library. Actual implementation of library is certified in CAP. Our work on linking TAL with runtime is similar to theirs, but with several differences. XTAL is also defined for a higher-level abstract machine. With stubs, the machine does not have a self-contained operational semantics. They present XTAL as a stand alone system with syntactic soundness proof. Our TAL is just a set of rules which is proved as OCAP lemmas under appropriate interpretations. It does not even have a top PROG rule for complete programs. In Hamid and Shao's framework, CAP serves two roles from our point of view: the underlying framework (like OCAP) and the system to certify runtime (like our use of SCAP). Both OCAP and SCAP have better support of modularity than CAP. By splitting the underlying framework and the system to certify runtime, our work is more general and conceptually clearer.

**Previous work on CAP systems.** CAP is first used in [101] to certify malloc/free libraries. The system used there does not have modular support of embedded code pointers. Ni and Shao [75] solved this problem in XCAP by defining a specification language with a built-in construct for code pointers. XCAP specifications are interpreted into a predicate taking  $\Psi$  as argument. This approach is extended in [35] to support single or

fixed combinations of specification languages, which is not open and extensible. OCAP is built upon previous work, but it is the first framework we use to support interoperability of different systems in an extensible and systematic way. All our previous CAP systems can be trivially embedded in OCAP, as discussed in section 3.1.

The open verifier framework. Chang *et al.* proposed an open verifier for verifying untrusted code [19]. Their framework can be customized by embedding extension modules, which are executable verifiers implementing verification strategies in pre-existing systems. However, the paper does not show how multiple extension modules can coexist and collaborate in the framework. Especially, since their support of indirect jumps needs to know all the possible target addresses, it is unclear how they support separate verification of program modules using different extensions. Open Verifier emphasizes on implementation issues for practical proof construction, while our work explores the generality of FPCC frameworks. OCAP provides a formal basis with clear meta properties for interoperation between verification systems.

**XCAP and TAL.** Ni and Shao [76] showed a translation from TAL to XCAP+, an extension of XCAP [75] with recursive types and mutable reference types. There translation has a semantic flavor in the sense that primitive TAL types is translated into a predicate in XCAP+'s assertion language. Our embedding of TAL into OCAP is more like the syntactic approach taken by Hamid and Shao [45], which does not have an interpretation of primitive types and uses the type judgment as propositions instead.

#### 3.6.2 Summary

In this chapter, we propose OCAP as an open framework for constructing foundational certified software packages. OCAP is the first framework which systematically supports interoperation of different verification systems. It lays a set of Hoare-style inference rules above the raw machine semantics, so that proofs can be constructed following these rules

instead of directly using the mechanized meta-logic. As the foundational layer, the assertion language for OCAP is expressive enough to specify the invariants enforced in foreign verification systems. Soundness of these rules are proved in the Coq proof assistant with machine-checkable proofs [31], therefore these rules are not trusted. OCAP is modular, extensible and expressive, therefore it satisfies all the requirements mentioned above for an open framework. We have shown the embedding of a typed assembly language into OCAP. More applications will be shown in the next several chapters.

## Chapter 4

# Stack-Based Reasoning of Sequential Code

As in CAP, control flows at the assembly level are usually reasoned about following the continuation passing style (CPS) [5], because of the lack of abstractions. CPS treats all control flows, such as return addresses of functions, as first-class code pointers. Although general, it is too low-level and cannot be used to easily describe stack invariants preserved in the implementations of normal control abstractions.

Runtime stacks are critical components of any modern software—they are used to implement powerful control structures such as procedure call/return, tail call [92, 21], C-style setjmp/longjmp [61], stack cutting and unwinding (for handling exceptions) [20, 30, 85], coroutines [23], and thread context switch [47]. Correct implementation of these constructs is of utmost importance to the safety and reliability of many software systems.

Stack-based controls, however, can be unsafe and error-prone. For example, both stack cutting and longjmp allow cutting across a chain of stack frames and returning immediately from a deeply nested function call. If not done carefully, it can invoke an obsolete longjmp or a dead *weak continuation* [85]). Neither C nor C-- [85] provides any formal specifications for certifying setjmp/longjmp, stack cutting and unwinding, or weak continuations. In Java virtual machine and Microsoft's .NET IL, operations on native C stacks

are not *managed* so they must be trusted.

Stack operations are very difficult to reason about because they involve subtle lowlevel invariants: both return code pointers and exception handlers should have restricted scopes, yet they are often stored in memory or passed in registers—making it difficult to track their lifetime. For instance, Figure 2.4 shows MIPS style assembly code compiled from the C code shown in Section 2.2. Before calling function h, the caller f first saves its return code pointer (in \$ra) on the stack; the instruction jal h loads the return address (the label ct) in \$ra, and jumps to the label h; when h returns, the control jumps back to the label ct, where f restores its return code pointer and stack pointers and jumps back to its caller's code. The challenge is to formalize and capture the invariant that ct does not outlive f even though it can escape into other functions.

Under CPS, the code following ct (lines 6–9) in Figure 2.4 is treated not as part of the function f, but as a separate new function; when h is called, the continuation function ct is passed as an extra argument in \$ra, which is then called at the end of function h. CPS gives a uniform model of all controls, but it is still hard to describe the above invariant about f and ct. Indeed, none of the existing PCC systems [73, 74, 22, 6, 46, 75] have successfully certified setjmp/longjmp, weak continuations, and general stack cutting and unwinding.

In this chapter, we propose SCAP (Stack-based CAP), a program logic that can expose and validate the invariants of stack-based control abstractions. We will show that return pointers (or exception handlers) are much more disciplined than general first-class code pointers. A return pointer is always associated with some *logical* control stack whose validity can be established statically. A function can cut to any return pointer if it can establish the validity of its associated logical control stack. We also embed SCAP into the OCAP framework by proving SCAP inference rules as lemmas that can be derived from OCAP. This research is based on joint work I have done with Zhong Shao, Alexander Vaynberg, Sen Xiang, Zhaozhong Ni and Yu Guo [35, 33].

## 4.1 Background and Related Work

Before giving an overview of our approach, we first survey common stack-based control abstractions in the literatures:

- *Function call/return* follow a strict "last-in, first-out" pattern: the callee always returns to the point where it was most recently called. Similar concepts include the JVM *subroutines* [65], which are used to compile the "try-finally" block in Java.
- The *tail call optimization* is commonly used in compiler implementation: if a function call occurs at the end of the current function, the callee will reuse the current stack frame and return directly to the caller of the current function.
- *Exceptions, stack unwinding, and stack cutting.* When an exception is raised, the control flow is transferred to the point at which the exception is handled. There are mainly two strategies for implementing exceptions (on stacks) [85]. *Stack unwinding* walks the stack one frame at a time until the handler is reached; intermediate frames contain a default handler that restores values of callee-save registers and re-raises the exception; a function always returns to the activation of its immediate caller. *Stack cutting* sets the stack pointer and the program counter directly to the handler which may be contained in a frame deep on the stack; intermediate frames are skipped over.
- Weak continuations and setjmp/longjmp. C-- uses weak continuations [85] to support different implementation strategies for exceptions. A weak continuation is similar to the first-class continuation except that it can only be defined inside a procedure and cannot outlive the activation of the enclosing procedure. C uses setjmp/longjmp library functions [61] to enable an immediate return from a deeply nested function call, the semantics of which is similar to weak-continuations (while the implementation may be more heavyweight). Especially, the function containing the setjmp

must not have terminated when a longjmp is launched. Both C-- and C make no effort to prohibit invocation of a dead weak continuation or an obsolete longjmp.

- *Multi-return function call*. Shivers and Fisher [89] proposed MRLC to allow functions to have multiple return points, whose expressiveness sits between general CPS and first-order functions. The mechanism is similar to weak continuations, but proposed at a higher abstract level. Multi-return function call supports pure stack-based implementations.
- *Coroutines and threads* involve multiple execution contexts that exist concurrently. Control can be transferred from one execution context to another. Implementation of context switch does not follow the regular function calling convention: it fetches the return code pointer from the stack of the target coroutine (thread) and returns to the target instead of its caller. We will study non-preemptive threads, which may be viewed as a generalization of coroutines, in the next chapter.

### 4.1.1 Reasoning about Control Abstractions

Traditional Hoare-logic [50] uses the pre- and postcondition as specifications for programs. Most work on Hoare-logic [10] reasons about control structures in higher-level languages and does not directly reason about return code pointers in their semantics. To apply traditional Hoare-logic to generate mechanized proofs for low-level code, we need to first formalize auxiliary variables and the Invariance rule, which is a non-trivial issue and complicates the formalization, as shown in pervious work [97, 11]; next, we need to relate the entry point with the exit point of a function and show the validity of return code pointers—this is hard at the assembly level due to the lack of abstractions.

Stata and Abadi [91] also observed two similar challenges for type-checking Java byte code subroutines. They propose a Hoare-style type system to reason about subroutine calls ("jsr L") and returns ("ret x"). To ensure the return address used by a subroutine is the one that is most recently pushed onto the stack, they have to disallow recursive

function calls, and require labeling of code to relate the entry point with the return point of subroutines.

Necula used Hoare triples to specify functions in SAL [73]. He needs a history  $\mathcal{H}$  of states, which contains copies of the register file and the whole memory at the moment of function invocations. At the return point, the last state is popped up from  $\mathcal{H}$  and the relation between that state and the current state is checked. Not a model of physical stacks,  $\mathcal{H}$  is used purely for reasoning about function calls; it complicates the operational semantics of SAL significantly. Also, SAL uses a very restrictive physical stack model where only contiguous stack is supported and general pointer arguments (which may point into the stack) are not allowed.

To overcome the lack of structures in low-level code, many PCC systems have also used CPS to reason about regular control abstractions, which treats return code pointers (and exception handlers) as first-class code pointers. CPS is a general semantic model to support all the control abstractions above, but it is hard to use CPS to characterize the invariants of control stacks for specific control abstractions (*e.g.*, setjmp/longjmp and weak continuation). CPS-based reasoning also requires specification of continuation pointers using "impredicative types" [68, 75]), which makes the program specification complex and hard to understand. Another issue with CPS-based reasoning is the difficulty to specify first-class code pointers modularly in logic: because of the circular references between code pointers and data heap (which may in turn contains code pointers), it is not clear how to apply existing approaches [71, 6, 75] to model sophisticated stack-based invariants.

## 4.1.2 The SCAP Approach

In this paper we will show that we can support modular reasoning of stack-based control abstractions without treating them as first-class code pointers. In our model, when a control transfer occurs, the pointer for the continuation code is deposited into an abstract "address pool" (which may be physically stored in memory or the register file). The code



Figure 4.1: The Model for Code Pointers

that saves the continuation is called a "producer", and the code that uses the continuation later is called a "consumer". In case of function calls, as shown in Figure 4.1, the caller is the "producer" and the callee is the "consumer", while the return address is the continuation pointer.

The producer is responsible for ensuring that each code pointer it deposits is a valid one and depositing the code pointer does not break the *invariant* of the address pool. The consumer ensures that the invariant established at its entry point still holds when it fetches the code pointer from the pool and makes an indirect jump. The validity of the code pointer is guaranteed by the invariant. To overcome the lack of abstraction at the assembly level, we use a guarantee g—a relation over a pair of states—to bridge the gap between the entry and exit points of the consumer. This approach avoids maintaining any state history or labeling of code.

The address pool itself is structureless, with each control abstraction molding the pool into the needed shape. For functions, exceptions, weak continuations, *etc.*, the pool takes the form of a stack; for coroutines and threads it takes the form of a queue or a queue of stacks (each stack corresponding to a coroutine/thread). The invariant specified by a control abstraction also restricts how the pool is used. Function call, for example, restricts the (stack-shaped) pool to a strict "last-in, first-out" pattern, and makes sure that all addresses remain constant until they are fetched.

In the rest of this chapter, we will describe the invariant for each control abstraction.

Figure 4.2: SCAP Specification Constructs

We also present a set of inference rules (as OCAP lemmas) to allow programmers to verify structureless assembly code with higher-level abstractions.

## 4.2 Stack-Based Reasoning for Function Call

SCAP is proposed to certify machine programs defined in Section 2.2, where the basic block of code is a sequence of instructions ending with a jump instruction. However, SCAP also uses the concept of "functions", which corresponds to functions in higher-level languages (*e.g.*, C functions). A *function* in our machine is a set of instruction sequences compiled down from a higher-level function. For instance, in Figure 2.4 (Section 2.2) the instruction sequences labeled by f and ct make up the machine code for the C function f. Note that "functions" in in our machine is purely a logical concept for reasoning. SCAP does not require any change of our machine program structures, such as labeling of instruction sequences with the corresponding function names. Also, one instruction sequence may logically belong to multiple functions.

The specification constructs of SCAP are shown in Figure 4.2. The SCAP specification  $\psi$  of the code heap is a collection of assertions associated with code blocks. Since we will embed SCAP into OCAP, we call  $\psi$  a "local specification" to distinguish it from the OCAP code heap specification  $\Psi$ . Similar to  $\Psi$ ,  $\psi$  is a binary relation between code labels and specifications (in the form of (p, g) pairs) of code blocks. The assertion p is a predicate over a program state S. As preconditions in normal Hoare logic, it specifies the requirement over the program state at the specified program point, which needs to ensure safe execution of the remaining code. The assertion g is a predicate over a pair of



Figure 4.3: The Model for Function Call/Return in SCAP

states. It specifies a transition from one state (the first argument) to the other (the second argument). In SCAP, g is called a *guarantee*, which specifies the expected state transition made by the remaining part of the current function, *i.e.*, the behavior of the computation from the specified program point to the return point of the current function. Figure 4.3(a) shows the meaning of the specification (p, g) for the function f defined in Figure 2.4. Note that g may cover multiple instruction sequences. If a function has multiple return points, g governs all the traces from the current program point to any return point.

Figure 4.3(b) illustrates a function call of h from f at point A, with the return address ct. The specification of h is  $(p_1, g_1)$ . Specifications at A and D are  $(p_0, g_0)$  and  $(p_2, g_2)$  respectively, where  $g_0$  governs the code segment A-E and  $g_2$  governs D-E.

To ensure that the program behaves correctly, we need to enforce the following conditions:

• the precondition of function h can be satisfied, *i.e.*,

$$\forall \mathbb{H}, \mathbb{R}. p_0 (\mathbb{H}, \mathbb{R}) \rightarrow p_1 (\mathbb{H}, \mathbb{R}\{\text{sra} \rightarrow \texttt{ct}\});$$

• after h returns, f can resume its execution from point D, *i.e.*,

$$\forall \mathbb{H}, \mathbb{R}, \mathbb{S}'. \ \mathbf{p}_0 \ (\mathbb{H}, \mathbb{R}) \to \mathbf{g}_1 \ (\mathbb{H}, \mathbb{R}\{\mathtt{sra} \leadsto \mathtt{ct}\}) \ \mathbb{S}' \to \mathbf{p}_2 \ \mathbb{S}';$$

• if the function h and the code segment D-E satisfy their specifications, the specification for A-E is satisfied, *i.e.*,

$$\forall \mathbb{H}, \mathbb{R}, \mathbb{S}', \mathbb{S}''. \ \mathbf{p}_0 \ (\mathbb{H}, \mathbb{R}) \to \mathbf{g}_1 \ (\mathbb{H}, \mathbb{R}\{\mathtt{fra} \leadsto \mathtt{ct}\}) \ \mathbb{S}' \to \mathbf{g}_2 \ \mathbb{S}' \ \mathbb{S}'' \to \mathbf{g}_0 \ (\mathbb{H}, \mathbb{R}) \ \mathbb{S}'';$$

• the function h must reinstate the return code pointer when it returns, *i.e.*,

$$\forall \mathbb{S}, \mathbb{S}'. \mathbf{g}_1 \ \mathbb{S} \ \mathbb{S}' \to \mathbb{S}.\mathbb{R}(\$ra) = \mathbb{S}'.\mathbb{R}(\$ra).$$

Above conditions are enforced by the CALL rule shown in Figure 4.4.

To check the well-formedness of an instruction sequence beginning with  $\iota$ , the programmer needs to find an intermediate specification (p', g'), which serves both as the postcondition for  $\iota$  and as the precondition for the remaining instruction sequence. As shown in the SCAP-SEQ rule, we check that:

- the remaining instruction sequence is well-formed with regard to the intermediate specification;
- p' is satisfied by the resulting state of *i*; and
- if the remaining instruction sequence satisfies its guarantee g', the original instruction sequence satisfies g.

Suppose the state transition sequence made by the function is  $(\mathbb{S}_0, ..., \mathbb{S}_n)$ . To show that the function satisfies its guarantee g (*i.e.*, g  $\mathbb{S}_0 \mathbb{S}_n$ ), we enforce the following chain of implication relations:

$$g_n \mathbb{S}_{n-1} \mathbb{S}_n \to g_{n-1} \mathbb{S}_{n-2} \mathbb{S}_n \to \ldots \to g \mathbb{S}_0 \mathbb{S}_n,$$

where each  $g_i$  is the intermediate specification used at each verification step. Each arrow on the chain is enforced by rules such as SCAP-SEQ. The head of the chain (*i.e.*,  $g_n S_{n-1} S_n$ )

$$\frac{\mathbb{S}. p \, \mathbb{S} \to \mathbb{S}.\mathbb{R}(r_s) > 0 \to (p'' \, \mathbb{S} \land (\forall \mathbb{S}'. g'' \, \mathbb{S} \, \mathbb{S}' \to g \, \mathbb{S} \, \mathbb{S}'))}{\psi \vdash \{(p,g)\} \, f: \, \operatorname{bgtz} r_s, f'; \mathbb{I}} \quad (\text{SCAP-BGTZ})$$

 $\psi \vdash \mathbb{C} \colon \! \psi'$ 

(Well-formed code heap)

$$\frac{\text{for all } (f, (p, g)) \in \psi': \quad \psi \vdash \{(p, g)\} f: \mathbb{C}[f]}{\psi \vdash \mathbb{C}: \psi'} \text{ (SCAP-CDHP)}$$

Figure 4.4: SCAP Inference Rules

```
unsigned fact(unsigned n){
  return n ? n * fact(n - 1) : 1;
}
(a) regular recursive function
void fact(unsigned *r, unsigned n){
  if (n == 0) return;
  *r = *r * n;
  fact(r, n - 1);
}
(b) tail recursion with pointer arguments
```

Figure 4.5: Factorial Functions in C

is enforced by the RET rule (where  $S_{n-1}$  is the same with  $S_n$  since the jump instruction does not change the state), therefore we can finally reach the conclusion g  $S_0 S_n$ .

SCAP also supports tail function calls, where the callee reuses the caller's stack frame and the return address. To make a tail function call, the caller just directly jumps to the callee's code. As shown in the T-CALL rule, we need to check that the guarantee of the callee matches the guarantee that remains to be fulfilled by the caller function.

Rules for branch instructions are straightforward. The SCAP-BGTZ rule is like a combination of the SCAP-SEQ rule and the T-CALL rule, since the execution may either fall through or jump to the target code label, depending on whether the condition holds.

The SCAP-CDHP rule checks the well-formedness of SCAP program modules. The code heap  $\mathbb{C}$  is well-formed if and only if each instruction sequence is well-formed under SCAP.

## 4.3 Examples

In this section we show how SCAP can be used to support callee-save registers, optimizations for tail-recursions, and general pointer arguments in C.

Figure 4.5 shows two versions of the factorial function implemented in C. The first one is a regular recursive function, while the second one saves the intermediate result in the address passed as argument and makes a tail-recursive call.

 $\begin{array}{l} \mathsf{g}_0 \ \triangleq \ \exists n. \ (\$a0=n) \land (\$v0'=n!) \land \mathsf{Rid}(\{\$gp,\$sp,\$fp,\$ra,\$s0,\ldots,\$s7\}) \\ \land \mathsf{Hnid}(\{(\$sp-3 \times n-2),\ldots,\$sp\}) \\ \mathsf{g}_1 \ \triangleq \ \exists n. \ (\$a0=n) \land (\$v0'=n!) \land \mathsf{Rid}(\{\$gp,\$s1,\ldots,\$s7\}) \land \mathsf{g}_{\mathrm{frm}} \\ \land \mathsf{Hnid}(\{(\$sp-3 \times n+1),\ldots,\$sp\}) \\ \mathsf{g}_3 \ \triangleq \ (\$v0'=\$v0 \times \$s0) \land \mathsf{Rid}(\{\$gp,\$s1,\ldots,\$s7\}) \land \mathsf{g}_{\mathrm{frm}} \land \mathsf{Hnid}(\emptyset) \\ \mathsf{g}_4 \ \triangleq \ \mathsf{Rid}(\{\$gp,\$v0,\$s1,\ldots,\$s7\}) \land \mathsf{g}_{\mathrm{frm}} \land \mathsf{Hnid}(\emptyset) \end{array}$ 

| prolog:  | -{(TRU<br>addiu<br>sw<br>addiu<br>sw<br>sw<br>j | <pre>JE, g<sub>0</sub>)} \$sp, \$sp, -3 \$fp, 3(\$sp) \$fp, \$sp, 3 \$ra, -1(\$fp) \$s0, -2(\$fp) fact</pre>   | ;allocate frame<br>;save old \$fp<br>;new \$fp<br>;save return addr<br>;callee-save reg |
|----------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| fact:    | -{(TRU<br>bgtz<br>addiu<br>j                    | JE, g <sub>1</sub> )}<br>\$a0, nonzero<br>\$v0, \$zero, 1<br>epilog                                            | ;n == 0<br>;return 1                                                                    |
| nonzero: | -{(p <sub>1</sub> ∧<br>addiu<br>addiu<br>jal    | (\$a1>0), g <sub>1</sub> )}<br>\$s0, \$a0, 0<br>\$a0, \$a0, -1<br>prolog, cont                                 | ;save n<br>;n<br>;fact(n)                                                               |
| cont:    | -{(\$v0<br>multu<br>j                           | = (\$s0-1)!, g <sub>3</sub> )}<br>\$v0, \$s0, \$v0<br>epilog                                                   | ;return n*(n-1)!                                                                        |
| epilog:  | -{(\$v0<br>lw<br>lw<br>lw<br>addiu<br>jr        | = (\$s0 - 1)!, g <sub>3</sub> )}<br>\$s0, -2(\$fp)<br>\$ra, -1(\$fp)<br>\$fp, 0(\$fp)<br>\$sp, \$sp, 3<br>\$ra | ;restore \$s0<br>;restore \$ra<br>;restore \$fp<br>;restore \$sp<br>;return             |
| halt:    | -{(TRU<br>j                                     | JE, NoG)}<br>halt                                                                                              |                                                                                         |
| entry:   | -{(TRU<br>addiu<br>jal                          | JE, NoG)}<br>\$a0, \$zero, 6<br>prolog, halt                                                                   | ;\$a0 = 6                                                                               |

Figure 4.6: SCAP Factorial Example

 $\mathbf{p}_0 \triangleq ([\$a0] = 1) \land (\$a0 \notin \{(\$sp - 2), \dots, \$sp\})$  $g_0 \triangleq ([\$a0]' = \$a1!) \land Rid(\{\$gp, \$sp, \$fp, \$ra, \$a0, \$s0, \dots, \$s7\})$  $\wedge$ Hnid({\$sp - 2, ..., \$sp, \$a0})  $\mathbf{p}_1 \triangleq \$a0 \notin \{(\$sp+1), \dots, (\$sp+3)\}$  $\mathtt{g_1} \triangleq ([\mathtt{a0}]' = [\mathtt{a0}] \times \mathtt{a1!}) \land \mathsf{Rid}(\{\mathtt{gp}, \mathtt{a0}, \mathtt{s1}, \dots, \mathtt{s7}\})$  $\land g_{frm} \land Hnid(\{\$a0\})$  $\mathtt{g}_3 \triangleq \mathsf{Rid}(\{\mathtt{gp}, \mathtt{a0}, \mathtt{s1}, \dots, \mathtt{s7}\}) \land \mathtt{g}_{\mathrm{frm}} \land \mathsf{Hnid}(\emptyset)$ prolog:  $-\{(p_0, g_0)\}$ addiu \$sp, \$sp, -3 ;allocate frame \$fp, 3(\$sp) ;save old \$fp SW addiu \$fp, \$sp, 3 ;new \$fp \$ra, -1(\$fp) sw ;save return addr \$s0, -2(\$fp) ;callee-save reg sw fact j fact:  $-\{(p_1, g_1)\}$ \$a1, nonzero ;if n == 0 continue bgtz epilog j nonzero:  $-\{(p_1 \land a_1 > 0, g_1)\}$ lw \$s0, 0(\$a0) ; intermediate result multu \$s0, \$s0, \$a1 ;\*r \* n \$s0, 0(\$a0) ;\*r = \*r \* n sw addiu \$a1, \$a1, -1 ;n-fact ;tail call j  $-\{(\mathsf{TRUE}, \mathsf{g}_3)\}$ epilog: lw \$s0, -2(\$fp) ;restore \$s0 lw \$ra, -1(\$fp) ;restore \$ra lw \$fp, 0(\$fp) ;restore \$fp addiu \$sp, \$sp, 3 ;restore \$sp ;return jr \$ra halt:  $-\{(TRUE, NoG)\}$ j halt -{(TRUE, NoG)} entry addiu \$sp, \$sp, -1 ;allocate a slot addiu \$a0, \$sp, 1 ; addiu \$s0, \$zero, 1 ;\$s0 = 1 sw \$s0, 0(\$a0) ;initialize addiu \$a1, \$zero, 6 ;\$a1 = 6 prolog, halt jal

Figure 4.7: SCAP Implementation of Tail Recursion

 $\begin{array}{ll} \mathsf{TRUE} & \triangleq \lambda \mathbb{S}. \ \mathsf{True} & \mathsf{NoG} & \triangleq \lambda \mathbb{S}. \lambda \mathbb{S}'. \ \mathsf{False} \\ \mathsf{Hnid}(\mathtt{ls}) & \triangleq \forall \mathtt{l} \not\in \mathtt{ls}. \ [l] = [l]' & \mathsf{Rid}(\mathtt{rs}) \triangleq \forall \mathtt{r} \in \mathtt{rs}. \ \mathtt{r} = \mathtt{r}' \\ \mathsf{Frm}[i] & \triangleq [\$ \mathsf{fp} - i] & \mathsf{Frm}'[i] \triangleq [\$ \mathsf{fp} - i]' \\ \\ \mathsf{g}_{\mathsf{frm}} & \triangleq (\$ \mathsf{sp}' = \$ \mathsf{sp} + 3) \land (\$ \mathsf{fp}' = \mathsf{Frm}[0]) \\ & \land (\$ \mathsf{ra}' = \mathsf{Frm}[1]) \land (\$ \mathsf{s0}' = \mathsf{Frm}[2]) \end{array}$ 

Figure 4.8: Macros for SCAP Examples

The compiled assembly code of these two functions is shown in Figure 4.6 and 4.7. In both programs, the label entry points to the initial code segment where the function fact is called. SCAP specifications for the code heap are embedded in the code, enclosed by  $-{}$ . Figure 4.8 shows definitions of macros used in the code specifications. To simplify the presentation, we use the register name r and [1] to represent values contained in r and the memory location 1, respectively. We also use primed representations r' and [1]' to represent values in the resulting state (the second argument) of a guarantee g. Rid(rs) means all the registers in rs are preserved by the function. Hnid(1s) means all memory cells *except* those with addresses in 1s are preserved. Frm[i] represents the  $i^{th}$  word on the stack frame.

The specification at the entrance point (labeled by prolog) of the first function is given as  $(TRUE, g_0)$  in Figure 4.6. The precondition defines no constraint on the value of \$ra. The guarantee  $g_0$  specifies the behavior of the function:

- the return value \$v0 is the factorial of the argument \$a0;
- callee-save registers are not updated; and
- the memory, other than the stack frames, is not updated.

If we use pre-/post-conditions in traditional Hoare-Logic to specify the function, we have to use auxiliary variables to specify the first point, and apply the Invariance Rule for the last two points. Using the guarantee  $g_0$  they can be easily expressed.

In the second implementation (in Figure 4.7), the caller passes the address of a *stack variable* to the function fact. The tail recursion is optimized by reusing the stack frame



Figure 4.9: The Logical Control Stack

and making a direct jump. The precondition  $p_0$  requires that stack variable be initialized to 1 and not be allocated on the unused stack space. The guarantee  $g_0$  is similar to the one for the first version.

**Malicious functions cannot be called.** It is also interesting to see how malicious functions are rejected in SCAP. The following code shows a malicious function which disguises a function call of the virus code as a return (the more deceptive x86 version is "push virus; ret").

The function ld\_vir can be verified in SCAP with a proper specification of (p, g) (*e.g.*, (TRUE,  $\lambda S, S'$ .True)), because the SCAP RET rule does not check the return address in \$ra. However, SCAP will reject any code trying to call ld\_vir, because the g cannot satisfy the premises of the CALL rule.
# 4.4 The Stack Invariant

Figure 4.9 shows a snapshot of the stack of return continuations: the specification of the current function is  $(p_0, g_0)$ , which will return to its caller at the end; and the caller will return to the caller's caller... The return continuations in the dashed box compose a logical control stack.

To establish the soundness of the SCAP inference rules, we need to ensure that when the current function returns at A, \$ra contains a valid code pointer with the specification  $(p_1, g_1)$ , and  $p_1$  is satisfied. Similarly we need to ensure that, at return points B and C, \$ra contains valid code pointers with specifications  $(p_2, g_2)$  and  $(p_3, g_3)$  respectively, and that  $p_2$  and  $p_3$  are satisfied by then. Suppose the current state is  $S_0$  which satisfies  $p_0$ , above safety requirement can be formalized as follows:

$$\begin{split} \mathbf{g}_0 \ & \mathbb{S}_0 \ & \mathbb{S}_1 \rightarrow \\ & ((\mathbb{S}_1.\mathbb{R}(\$ra),(\mathbf{p}_1,\mathbf{g}_1)) \in \psi) \land \mathbf{p}_1 \ & \mathbb{S}_1; \\ \mathbf{g}_0 \ & \mathbb{S}_0 \ & \mathbb{S}_1 \rightarrow \mathbf{g}_1 \ & \mathbb{S}_1 \ & \mathbb{S}_2 \rightarrow \\ & ((\mathbb{S}_2.\mathbb{R}(\$ra),(\mathbf{p}_2,\mathbf{g}_2)) \in \psi) \land \mathbf{p}_2 \ & \mathbb{S}_2; \\ \mathbf{g}_0 \ & \mathbb{S}_0 \ & \mathbb{S}_1 \rightarrow \mathbf{g}_1 \ & \mathbb{S}_1 \ & \mathbb{S}_2 \rightarrow \mathbf{g}_2 \ & \mathbb{S}_2 \ & \mathbb{S}_3 \rightarrow \\ & ((\mathbb{S}_3.\mathbb{R}(\$ra),(\mathbf{p}_3,\mathbf{g}_3)) \in \psi) \land \mathbf{p}_3 \ & \mathbb{S}_3; \\ & \dots \end{split}$$

where  $\psi$  is the program specification, and each  $\mathbb{S}_i$  (i > 0) is implicitly quantified by universal quantification.

Generalizing above safety requirement, we inductively define the "well-formed con-

trol stack with depth n'' as follows:

$$\begin{split} \mathsf{wfst}(0,\mathsf{g},\mathbb{S},\psi) &\triangleq \neg \exists \mathbb{S}'. \mathsf{g} \ \mathbb{S} \ \mathbb{S}' \\ \mathsf{wfst}(n+1,\mathsf{g},\mathbb{S},\psi) &\triangleq \\ \forall \mathbb{S}'. \mathsf{g} \ \mathbb{S} \ \mathbb{S}' \to \exists (\mathsf{p}',\mathsf{g}'). \ (\mathbb{S}'.\mathbb{R}(\$\mathsf{ra}), (\mathsf{p}',\mathsf{g}')) \in \psi \land \mathsf{p}' \ \mathbb{S}' \land \mathsf{wfst}(n,\mathsf{g}',\mathbb{S}',\psi) \end{split}$$

When the stack has depth 0, we are in the outermost function which has no return code pointer (the program either "halts" or enters an infinite loop). In this case, we simply require that there exist no S' at which the function can return, *i.e.*,  $\neg \exists S'$ . g S S'.

Then the stack invariant we need to enforce is that, at each program point with specification (p, g), the program state S must satisfy p and there exists a well-formed control stack in S. The invariant is formally defined as:

$$p \ \mathbb{S} \land \exists n. \mathsf{wfst}(n, \mathsf{g}, \mathbb{S}, \psi)$$
 .

Note here we do not need to know the exact depth n of the control stack.

To prove the soundness of SCAP, we need to prove that the invariant holds at every step of program execution. The stack invariant also explains why we can have such a simple RET rule, which "type-checks" the "jr \$ra" instruction without requiring that \$ra contain a valid code pointer.

### 4.5 Generalizations of SCAP

The methodology for SCAP scales well to multi-return function calls and weak continuations. In this section, we will generalize the SCAP system in two steps. By a simple relaxation of the CALL rule, we get system SCAP-I to support function calls with multiple return addresses (with the restriction that a function must return to its immediate caller). We can use SCAP-I to certify the stack-unwinding-based implementation for exceptions. We then combine the relaxed call rule with the support for tail function call and get a more general system, namely SCAP-II. SCAP-II can certify weak continuations, setjmp/longjmp and the full-blown MRLC [89].

#### 4.5.1 SCAP-I

In SCAP, a function call is made by executing the jal instruction. The callee can only return to the "correct" return address, *i.e.*, the program counter of the next instruction following the corresponding jal instruction in the caller. This is enforced by the constraint  $\forall S, S'. g' S S' \rightarrow S.R(\$ra) = S'.R(\$ra)$  in the CALL rule. To allow the callee to return to multiple locations, we simply remove this constraint. We can also decouple the saving of the return address and the jump to the callee. The function call can be made by the normal jump instruction j f, as long as the return address is already saved before the function call. Now we have a more relaxed rule for function call:

$$\begin{split} \forall \mathbb{S}. \ p \ \mathbb{S} \to p' \ \mathbb{S} & (\mathbf{f}', (p', g')) \in \psi \\ \forall \mathbb{S}, \mathbb{S}'. \ p \ \mathbb{S} \to g' \ \mathbb{S} \ \mathbb{S}' \to \\ & \exists p'', g''. \ ((\mathbb{S}'.\mathbb{R}(\$ra), (p'', g'')) \in \psi) \land p'' \ \mathbb{S}' \land (\forall \mathbb{S}''. \ g'' \ \mathbb{S}' \ \mathbb{S}'' \to g \ \mathbb{S} \ \mathbb{S}'') \\ & \psi \vdash \{(p, g)\} \ \mathbf{f} : \ \mathbf{j} \ \mathbf{f}' \end{split}$$
(CALL-I)

This rules does not specify how the return address is going to be passed into the function. Instead, we only require that \$ra contain a code pointer specified in  $\psi$  at the return state S', which is provable based on the knowledge of p and g'. This allows SCAP-I to certify any convention for multi-return function call.

#### **Examples of Multi-Return Function Call**

SCAP-I can certify the compiled C-- code with stack unwinding. C-- uses the primitive "return  $\langle n/m \rangle$ " to allow a function to return to the  $n^{th}$  of m return continuations defined in the caller. A normal return is written as "return  $\langle m/m \rangle$ ", while n being less than m means an "abnormal" return. Correspondingly, at the call cite, the caller put the annotation such as "also returns to k0, k1", where continuations k0 and k1 are defined in

```
rev(bits32 x){
    cmp(x) also returns to k;
    return 0;
    continuation k:
    return 1;
    }
}
cmp(bits32 x){
    if (x = 0)
    return <0/1>;
    else
    return <1/1>;
}
```

Figure 4.10: C-- Code with Multi-Return Address

the same function as the call site.

In Figure 4.10 we show a simple C-- program which returns 1 if the argument is 0 and returns 0 otherwise. We illustrate in Figure 4.11 how to use SCAP-I to certify the compiled code. The precondition of the rev function is simply set to TRUE, while  $g_0$  specifies the relationship between the argument \$a0 and the return value \$v0, and the preservation of callee save registers and memory except for the space for the stack frame. The precondition for the cmp function is TRUE, and the guarantee  $g_5$  says that the function returns to different addresses under different conditions.

At the point where cmp is called, we need to specify in the precondition  $p_1$  that both return addresses are valid code labels (*i.e.*, ct1 and k). The guarantee  $g_1$  specifies the behavior of the remaining code under two different conditions, while  $(p_2, g_2)$  and  $(p_3, g_3)$ specify the two different return continuations. Interested readers can check that the specifications satisfy the constraint enforced by the CALL-I rule. Specifications for other code blocks are straightforward and are omitted here.

#### 4.5.2 SCAP-II for Weak Continuations

The weak continuation construct in C-- allows a function to return to any activation on the control stack. Since we use the guarantee g to represent the behavior of a function, we need to understand what happens to the intermediate activations on the stack that are "skipped": are their g's discarded or fulfilled?

In SCAP-II, we enforce that the callee must fulfill the remaining behavior of its caller

| g <sub>frm</sub><br>g <sub>0</sub><br>p <sub>1</sub><br>g <sub>1</sub><br>g <sub>2</sub> | <ul> <li>▲ \$sp</li> <li>▲ (\$a</li> <li>▲ \$ra</li> <li>▲ (\$a</li> <li>▲ \$v0</li> </ul> | $' = \$ sp + 0 = 0 \land Rid(\{ \land Hnid( = ct1 / 0 = 0 \land Rid(\{ o' = 0 \land Rid(\{ o' = 0 \land o' = 0 \land o' = 0 \land row o' = 0 \land $ | + 2 ∧                                                                                      | fp' = F<br>= 1) $\land$<br>sp, fp, fp, fp, fp, fp, fp, fp, fp, fp, f   | $Frm[0] \land (\$a0 \neq (0))$ $Fra, \$s0, \$s0, \$s0, \$s7\}) \land, \$s^{-1}$ | $\begin{aligned} \$ra' &= \operatorname{Frm}[1] \\ 0 &\to \$v0' = 0) \\ \dots, \$s7 \end{aligned}$ $\begin{aligned} 0 &\to \$v0' = 0) \\ g_{frm} &\land \operatorname{Hnid}(\emptyset) \\ 7 \end{aligned}$ |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| g <sub>3</sub><br>g <sub>5</sub>                                                         | $\triangleq$ \$v0<br>$\triangleq$ (\$a                                                     | $0' = 1 \land$<br>0 = 0 -<br>$\land Rid(\{$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Rid({\$<br>→ \$ra′<br>\$gp,\$                                                              | \$gp, \$s0<br>= \$a1)<br>sp, \$fp, \$                                  | ,,\$s'<br>∧(\$a0 7<br>\$s0,,                                                    | $\begin{array}{l} 7\}) \land g_{\mathrm{frm}} \land Hnid(\emptyset) \\ \notin 0 \to \$ ra' = \$ ra) \\ \$ s 7\}) \land Hnid(\emptyset) \end{array}$                                                        |
| re                                                                                       | ν:                                                                                         | -{(TRU<br>addiu<br>sw<br>addiu<br>sw<br>addiu<br>addiu<br>-{(p <sub>1</sub> ,<br>j                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | E, g <sub>0</sub><br>\$sp,<br>\$fp,<br>\$ra,<br>\$ra,<br>\$a1,<br>g <sub>1</sub> )}<br>cmp | )}<br>\$sp, -2<br>2(\$sp)<br>\$sp, 2<br>-1(\$fp)<br>\$zero,<br>\$zero, | ct1<br>k                                                                        | <pre>;allocate frame<br/>;save old \$fp<br/>;new \$fp<br/>;save old \$ra<br/>;ret cont 1<br/>;ret cont 0<br/>;call cmp with k</pre>                                                                        |
| ct                                                                                       | 1:                                                                                         | -{(TRU<br>addiu<br>j                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IE, g <sub>2</sub><br>\$v0,<br>epilo                                                       | )}<br>\$zero,<br>pg                                                    | 0                                                                               | ;\$v0 = 0                                                                                                                                                                                                  |
| k:                                                                                       |                                                                                            | -{(TRU<br>addiu<br>j                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IE, g <sub>3</sub><br>\$v0,<br>epilc                                                       | )}<br>\$zero,<br>og                                                    | 1                                                                               | ;\$v0 = 1                                                                                                                                                                                                  |
| ep                                                                                       | ilog:                                                                                      | -{(p <sub>4</sub> ,<br>lw<br>lw<br>addiu<br>jr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | g <sub>4</sub> )}<br>\$ra,<br>\$fp,<br>\$sp,<br>\$ra                                       | -1(\$fp)<br>0(\$fp)<br>\$sp, 2                                         |                                                                                 | ;restore \$ra<br>;restore \$fp<br>;restore \$sp<br>;return                                                                                                                                                 |
| cm<br>eq                                                                                 | p:<br>z:                                                                                   | -{(TRU<br>beq<br>jr<br>-{(p <sub>6</sub> ,<br>addu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | E, g <sub>5</sub><br>\$a0,<br>\$ra<br>g <sub>6</sub> )}<br>\$ra,                           | )}<br>\$zero,<br>\$zero,                                               | eqz<br>\$a1                                                                     | ;return <1/1><br>;return <0/1>                                                                                                                                                                             |
|                                                                                          |                                                                                            | jr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | \$ra                                                                                       |                                                                        |                                                                                 |                                                                                                                                                                                                            |

Figure 4.11: Assembly Code with Multi-Return Function Call

before it can "skip" its caller and return to an activation deeper on the control stack. From the caller's point of view, it made a *tail call* to the callee.

$$\begin{array}{l} \forall \mathbb{S}. \ p \ \mathbb{S} \to p' \ \mathbb{S} & (\mathbf{f}', (p', g')) \in \psi \\ \\ \forall \mathbb{S}, \mathbb{S}'. \ p \ \mathbb{S} \to g' \ \mathbb{S} \ \mathbb{S}' \to \\ & (\mathbf{g} \ \mathbb{S} \ \mathbb{S}' \lor \\ \\ \hline & \exists p'', g''. \ (\mathbb{S}'. \mathbb{R}(\$ra), (p'', g'')) \in \psi \land p'' \ \mathbb{S}' \land (\forall \mathbb{S}''. \ g'' \ \mathbb{S}' \ \mathbb{S}'' \to \mathbf{g} \ \mathbb{S} \ \mathbb{S}'')) \\ \hline & \psi \vdash \{(\mathbf{p}, \mathbf{g})\} \ \mathbf{f} : \ \mathbf{j} \ \mathbf{f}' \end{array}$$
(CALL-II)

In the CALL-II rule above, we further relax the second premise of the CALL-I rule and provide an option of either returning to the return point of the caller or satisfying the caller's remaining g and therefore being able to return to the caller's caller. This requirement automatically forms arbitrary length chains that allow the return to go arbitrarily far in the stack. Also notice that the CALL-II rule is simply a combination of the CALL-I rule and the T-CALL in SCAP for tail call.

We also relax SCAP's definition of "well-formed stack" and allow dismissal of multiple stack frames at the return point.

$$\begin{split} & \mathsf{wfst}'(0,\mathsf{g},\mathbb{S},\psi) \triangleq \neg \exists \mathbb{S}'. \ \mathsf{g} \ \mathbb{S} \ \mathbb{S}' \\ & \mathsf{wfst}'(n+1,\mathsf{g},\mathbb{S},\psi) \triangleq \\ & \forall \mathbb{S}'.\mathsf{g} \ \mathbb{S} \ \mathbb{S}' \rightarrow \\ & \exists \mathsf{p}',\mathsf{g}'. \ ((\mathbb{S}'.\mathbb{R}(\$\mathsf{ra}),(\mathsf{p}',\mathsf{g}')) \in \psi) \land \mathsf{p}' \ \mathbb{S}' \land \exists m \le n. \ \mathsf{wfst}'(m,\mathsf{g}',\mathbb{S}',\psi) \end{split}$$

The rest of SCAP-II inference rules are the same with those in SCAP. When a function makes an indirect jump to a weak continuation instead of a normal return continuation in SCAP, we use the same RET rule in SCAP, as shown below. Here we give it a new name, JWC (jump to weak continuations), to show that \$ra contains a weak continuation pointer

```
rev(bits32 x){
    cmp0(x, k) also cuts to k;
    return 0;
    continuation k:
    return 1;
    }
    continuation k:
    return 1;
    }
    cmp1(bits32 x, bits32 k){
    if (x == 0) cut to k;
    return;
    }
```



 $\begin{array}{l} p_{0} \ensuremath{\triangleq} \ensuremath{\mathsf{TRUE}} \\ g_{0} \ensuremath{\triangleq} \ensuremath{(\$a0 = 0 \rightarrow \$v0' = 1) \land (\$a0 \neq 0 \rightarrow \$v0' = 0) \land \\ & \land \mathsf{Rid}(\{\$gp, \$sp, \$fp, \$ra, \$s0, \dots, \$s7\}) \\ & \land \mathsf{Rid}(\{\$gp, \$sp, \$fp, \$ra, \$s0, \dots, \$s7\}) \\ p_{1} \ensuremath{\triangleq} \ensuremath{(\$ra = ct) \land (\$a1 = k) \land (\$a2 = \$fp) \land (\$a3 = \$sp) \\ g_{1} \ensuremath{\triangleq} \ensuremath{(\$a0 = 0 \rightarrow \$v0' = 1) \land (\$a0 \neq 0 \rightarrow \$v0' = 0) \land \\ & \land \mathsf{Rid}(\{\$gp, \$s0, \dots, \$s7\}) \land \mathsf{Hnid}(\{\$sp - 1, \$sp\}) \land g_{frm} \\ g_{c} \ensuremath{\triangleq} \ensuremath{(\$a0 = 0 \rightarrow (\$ra' = \$a1) \land (\$fp' = \$a2) \land (\$sp' = \$a3) \\ & \land \mathsf{Rid}(\{\$gp, \$s0, \dots, \$s7\})) \\ & \land \mathsf{Rid}(\{\$gp, \$s0, \dots, \$s7\})) \\ & \land \mathsf{Rid}(\{\$gp, \$sp, \$fp, \$ra, \$s0, \dots, \$s7\}) \\ p_{4} \ensuremath{\triangleq} \ensuremath{\mathsf{TRUE}} \\ g_{4} \ensuremath{\triangleq} \ensuremath{g_{c} \land \mathsf{Hnid}}(\{\$sp - 1, \$sp\}) \\ p_{5} \ensuremath{\triangleq} \ensuremath{\mathsf{TRUE}} \\ g_{5} \ensuremath{\triangleq} \ensuremath{g_{c} \land \mathsf{Hnid}}(\emptyset) \end{aligned}$ 



instead of the normal return address of the caller.

$$\frac{\forall \mathbb{S}. p \mathbb{S} \to g \mathbb{S} \mathbb{S}}{\psi \vdash \{(p,g)\} f : jr \$ra} (JWC)$$

Shivers and Fisher [89] use the "super tail recursive" function call to implement their MRLC, which is essentially multi-return function call with stack cutting. The implementation of MRLC can be certified using SCAP-II.

In Figure 4.12, we show a C-- program using weak continuations. The behavior of the function rev is similar to the one shown in Figure 4.10. If the argument is 0, the function cmp1 may skip over its caller cmp0 and cut to the stack of rev.

Figure 4.14 shows the compiled code and specifications. Specifications of the code

is shown in Figure 4.13. To simplify the presentation, we pass the weak continuation k (which contains the return code pointer, the frame pointer and the stack pointer) via registers a1-a3. The specification  $(p_0, g_0)$  for rev is very similar to the one shown in Figure 4.11. The specification at the call site of cmp0 is  $(p_1, g_1)$ . Specifications for functions cmp0 and cmp1 are given as  $(p_4, g_4)$  and  $(p_5, g_5)$ , respectively. Notice that two different conditions are considered in  $g_4$  and  $g_5$ , *i.e.*, the condition under which that the functions return normally and the condition under which the functions cut the stack. Specifications for other code blocks are omitted.

#### 4.5.3 Example: setjmp/longjmp

set jmp and longjmp are two functions in the C library that are used to perform non-local jumps. They are used as follows: set jmp is called to save the current state of the program into a data structure (*i.e.*, jmp\_buf). That state contains the current stack pointer, all callee-save registers, the code pointer to the next instruction, and everything else prescribed by the architecture. Then when called with such a structure, longjmp restores every part of the saved state, and then jumps to the stored code pointer.

These functions in C are not considered safe. setjmp does not save closures, and thus the behavior of longjmp is undefined if the function calling the corresponding setjmp has returned. The control flow abstraction provided by setjmp/longjmp is very similar to weak continuations and can be reasoned using SCAP-II.

The code in Figure 4.15 shows a simple implementation of setjmp/longjmp functions and their specifications. Here we borrow the separation logic [87] notation, where  $\{l \mapsto n\}$ means the memory cell at address l contains value n, while P \* Q specifies two parts of memory which have disjoint domains and satisfy P and Q respectively. As shown in [101], separation logic primitives can be encoded in Coq and embedded in general predicates.

The precondition  $p_0$  of set jmp simply requires that the argument \$a0 point to a jmp\_buf. It guarantees ( $g_0$ ) that the return value is 0; values of callee save registers, return code

| rev:    | -{(p0,<br>addiu<br>sw<br>addiu<br>sw<br>addiu<br>addiu<br>addiu<br>addiu<br>-{(p1,<br>j | <pre>g0)} \$sp, \$fp, \$fp, \$ra, \$a1, \$a2, \$a3, \$ra, g1)} cmp0</pre> | <pre>\$sp, -2 2(\$sp) \$sp, 2 -1(\$fp) \$zero, k \$fp, 0 \$sp, 0 \$zero, ct</pre> | <pre>;allocate frame<br/>;save old \$fp<br/>;new \$fp<br/>;save \$ra<br/>;set cut cont<br/>;save \$fp<br/>;save \$sp<br/>;set ret cont<br/>;call cmp0</pre> |
|---------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ct:     | -{(p2,<br>addiu<br>j                                                                    | g2)}<br>\$v0,<br>epilo                                                    | \$zero, 0<br>og                                                                   | ;return 0                                                                                                                                                   |
| k:      | -{(p3,<br>addiu<br>j                                                                    | g3)}<br>\$v0,<br>epilo                                                    | \$zero, 1<br>og                                                                   | ;return 1                                                                                                                                                   |
| cmp0:   | -{(p4,<br>addiu<br>sw<br>addiu<br>sw<br>addiu<br>j                                      | g4)}<br>\$sp,<br>\$fp,<br>\$fp,<br>\$ra,<br>\$ra,<br>cmp1                 | <pre>\$sp, -2 2(\$sp) \$sp, 2 -1(\$fp) \$zero, epilog</pre>                       | ;allocate frame<br>;save old \$fp<br>;new \$fp<br>;save \$ra<br>;call cmp1                                                                                  |
| cmp1:   | -{(p5,<br>beq<br>jr                                                                     | g5)}<br>\$a0,<br>\$ra                                                     | \$zero, cutto                                                                     | ;if (\$a0==0) cut<br>;else return                                                                                                                           |
| cutto:  | -{(p6,<br>addiu<br>addiu<br>addiu<br>jr                                                 | g6)}<br>\$ra,<br>\$fp,<br>\$sp,<br>\$ra                                   | \$a1, 0<br>\$a2, 0<br>\$a3, 0                                                     | ;set \$ra to k<br>;restore k's \$fp<br>;restore k's \$sp<br>;goto k                                                                                         |
| epilog: | -{(p7,<br>lw<br>lw<br>addiu<br>jr                                                       | g7)}<br>\$ra,<br>\$fp,<br>\$sp,<br>\$ra                                   | -1(\$fp)<br>0(\$fp)<br>\$sp, 2                                                    | ;restore \$ra<br>;restore \$fp<br>;restore \$sp<br>;return                                                                                                  |

Figure 4.14: Example for Weak Continuation

Figure 4.15: Implementation for setjmp/longjmp

```
jmp_buf env;
                /* env is a global variable */
int rev(int x){
                                       void cmp0(int x){
  if (setjmp(env) == 0){
                                         cmp1(x);
    cmpO(x);
                                       }
    return 0;
  }else{
                                       void cmp1(int x){
                                         if (x == 0)
    return 1;
  }
                                           longjmp(env, 1);
}
                                      }
```

Figure 4.16: C Program Using setjmp/longjmp

pointers and some other registers are not changed and they are saved in the jmp\_buf; and data heap except the jmp\_buf is not changed.

Precondition  $p_1$  for longjmp is similar to  $p_0$ , with extra requirement that the second argument \$a1, which will be the return value, cannot be 0. The guarantee  $g_1$  says the function returns \$a1, recovers register values saved in jmp\_buf (including return code pointers and stack pointers), and does not change any part of the memory.

In Figure 4.16 we use a simple C program to illustrate the use of setjmp/longjmp. The function rev calls setjmp before it calls function cmp0, which in turn calls cmp1. If the argument is 0, the function cmp1 skips its caller and jumps to the "else" branch of rev directly, otherwise it returns to its caller. So the behavior of rev is to return 1 if the argument is 0, and to return 0 otherwise. It has the same behavior with the function shown in Figure 4.12, except that here we make a non-local jump by using the setjmp/longjmp instead of a weak continuation.

Based on our specification of setjmp/longjmp, the compiled code of the C program can be certified using SCAP-II. The assembly code and specifications are presented in Figures 4.17 and 4.18. Here we reuse some macros defined previously in Figures 4.15 and 4.8.

The precondition  $p_0$  for function rev requires that env point to a block of memory for the jmp\_buf, and that there be disjoint memory space for stack frames. The guarantee  $g_0$  is similar to the one shown in Figure 4.14. It specifies the relationship between the

| rev:    | -{(p <sub>0</sub> ,<br>addiu<br>sw<br>addiu<br>sw<br>sw<br>addiu<br>addiu<br>j | <pre>g<sub>0</sub>)}<br/>\$sp, \$sp, -3<br/>\$fp, 3(\$sp)<br/>\$fp, \$sp, 3<br/>\$ra, -1(\$fp)<br/>\$a0, -2(\$fp)<br/>\$a0, \$zero, env<br/>\$ra, \$zero, ct1<br/>setjmp</pre> | <pre>;allocate frame<br/>;save old \$fp<br/>;new \$fp<br/>;save \$ra<br/>;save argument<br/>;argument for setjmp<br/>;set ret addr<br/>;setjmp(env)</pre> |
|---------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| ct1:    | -{(p <sub>1</sub> ,<br>beq<br>addiu<br>j                                       | g <sub>1</sub> )}<br>\$v0, \$zero, ct2<br>\$v0, \$zero, 1<br>epilog                                                                                                            | ;if \$v0 = 0 goto ct2<br>;return 1                                                                                                                        |
| ct2:    | -{(p <sub>2</sub> ,<br>lw<br>addiu<br>j                                        | g <sub>2</sub> )}<br>\$a0, -2(\$fp)<br>\$ra, \$zero, ct3<br>cmp0                                                                                                               | ;\$a0 = x<br>;set ret addr<br>;cmp0(x)                                                                                                                    |
| ct3:    | -{(p <sub>3</sub> ,<br>addiu<br>j                                              | g <sub>3</sub> )}<br>\$v0, \$zero, 0<br>epilog                                                                                                                                 | ;return 0                                                                                                                                                 |
| cmp0:   | -{(p <sub>4</sub> ,<br>addiu<br>sw<br>addiu<br>sw<br>addiu<br>j                | g <sub>4</sub> )}<br>\$sp, \$sp, -3<br>\$fp, 3(\$sp)<br>\$fp, \$sp, 3<br>\$ra, -1(\$fp)<br>\$ra, \$zero, epilog<br>cmp1                                                        | <pre>;allocate frame ;save old \$fp ;new \$fp ;save \$ra ;set ret addr ;cmp1(x)</pre>                                                                     |
| cmp1:   | -{( $p_5$ ,<br>beq<br>jr                                                       | g <sub>5</sub> )}<br>\$a0, \$zero, cutto<br>\$ra                                                                                                                               | ;if (\$a0==0) longjmp<br>;else return                                                                                                                     |
| cutto:  | -{(p <sub>6</sub> ,<br>addiu<br>addiu<br>j                                     | g <sub>6</sub> )}<br>\$a0, \$zero, env<br>\$a1, \$zero, 1<br>longjmp                                                                                                           | ;\$a0 = env<br>;\$a1 = 1<br>;longjmp(env, 1)                                                                                                              |
| epilog: | -{(p <sub>7</sub> ,<br>lw<br>lw<br>addiu<br>jr                                 | g <sub>7</sub> )}<br>\$ra, -1(\$fp)<br>\$fp, 0(\$fp)<br>\$sp, \$sp, 3<br>\$ra                                                                                                  | ;restore \$ra<br>;restore \$fp<br>;restore \$sp<br>;return                                                                                                |

Figure 4.17: TM Code Using setjmp/longjmp

$$\begin{array}{l} \mathsf{blk}(x,y) &\triangleq \{x \mapsto .., x+1 \mapsto .., \dots, y \mapsto .\} \\ \mathsf{p}_{\mathsf{buf}}'(x) &\triangleq \{x \mapsto \$s0, \dots, x+11 \mapsto \mathsf{ct1}\} \\ \mathsf{g}_{\mathsf{frm}} &\triangleq (\$sp' = \$sp+3) \land (\$p' = \mathsf{Frm}[0]) \land (\$ra' = \mathsf{Frm}[1]) \\ \mathsf{g}_{\mathsf{epi}} &\triangleq \mathsf{Rid}(\{\$p, \$s0, \dots, \$s7\}) \land \mathsf{g}_{\mathsf{frm}} \land \mathsf{Hnid}(\emptyset) \\ \mathsf{p}_0 &\triangleq \mathsf{p}_{\mathsf{buf}}(\mathsf{env}) \ast \mathsf{blk}(\$p-5, \$sp) \ast \mathsf{TRUE} \\ \mathsf{g}_0 &\triangleq (\$a0 = 0 \to \$v0' = 1) \land (\$a0 \neq 0 \to \$v0' = 0) \land \\ \land \mathsf{Rid}(\{\$p, \$sp, \$fp, \$ra, \$s0, \dots, \$s7\}) \\ \land \mathsf{Hnid}(\{\$p-5, \dots, \$sp, \mathsf{env}, \dots, \mathsf{env}+11\}) \\ \mathsf{p}_1 &\triangleq \mathsf{p}_{\mathsf{buf}}'(\mathsf{env}) \ast \mathsf{blk}(\$p-2, \$sp) \ast \mathsf{TRUE} \\ \mathsf{g}_1 &\triangleq (\$v0 = 0 \to \mathsf{g}_2) \land (\$v0 \neq 0 \to (\$v0' = 1) \land \mathsf{g}_{\mathsf{epi}}) \\ \mathsf{p}_2 &\triangleq \mathsf{p}_1 \\ \mathsf{g}_2 &\triangleq (\mathsf{Frm}[2] = 0 \to \$v0' = 1) \land (\mathsf{Frm}[2] \neq 0 \to \$v0' = 0) \\ \land \mathsf{d}_{\mathsf{buf}}'(\mathsf{env}) \land \mathsf{g}_{\mathsf{frm}} \land \mathsf{Hnid}(\{\$sp-2, \dots, \$sp\}) \\ \mathsf{p}_3 &\triangleq \mathsf{TRUE} \\ \mathsf{g}_3 &\triangleq (\$v0' = 0) \land \mathsf{g}_{\mathsf{epi}} \\ \mathsf{P}_4 &\triangleq \mathsf{p}_{\mathsf{buf}}(\mathsf{env}) \ast \mathsf{blk}(\$p-2, \$sp) \ast \mathsf{TRUE} \\ \mathsf{g}_4 &\triangleq (\$a0 = 0 \to \mathsf{g}_{\mathsf{buf}}'(\mathsf{env}) \land \$v0' \neq 0) \\ \land (\$a0 \neq 0 \to \mathsf{Rid}(\{\$p, \$sp, \$fp, \$ra, \$s0, \dots, \$s7\})) \\ \land \mathsf{Hnid}(\{\$sp-2, \dots, \$sp\}) \\ \mathsf{p}_5 &\triangleq \mathsf{p}_{\mathsf{buf}}(\mathsf{env}) \ast \mathsf{TRUE} \\ \mathsf{g}_5 &\triangleq (\$a0 = 0 \to \mathsf{g}_{\mathsf{buf}}'(\mathsf{env}) \land \$v0' = 1) \\ \land (\$a0 \neq 0 \to \mathsf{Rid}(\{\$p, \$sp, \$fp, \$ra, \$s0, \dots, \$s7\})) \land \mathsf{Hnid}(\emptyset) \\ \mathsf{p}_6 &\triangleq \mathsf{p}_{\mathsf{buf}}(\mathsf{env}) \land \mathsf{NUE} \\ \mathsf{g}_6 &\triangleq (\texttt{g}_{\mathsf{ou}} \in 0 \to \mathsf{Rid}(\{\$p, \$sp, \$fp, \$ra, \$s0, \dots, \$s7\})) \land \mathsf{Hnid}(\emptyset) \\ \mathsf{p}_7 &\triangleq \mathsf{TRUE} \\ \mathsf{g}_6 &\triangleq (\texttt{sv0}' = 1 \land \mathsf{Hnid}(\emptyset) \\ \mathsf{p}_7 &\triangleq \mathsf{TRUE} \\ \mathsf{g}_6 &\triangleq (\texttt{sv0}' = 1 \land \mathsf{Hnid}(\emptyset) \\ \mathsf{p}_7 &\triangleq \mathsf{TRUE} \\ \mathsf{g}_6 &\triangleq (\texttt{sv0}' = 1 \land \mathsf{Hnid}(\emptyset) \\ \mathsf{p}_7 &\triangleq \mathsf{TRUE} \\ \mathsf{g}_7 &\triangleq (\texttt{sv0}' = \texttt{sv0}) \land \mathsf{g}_{\mathsf{epi}} \\ \mathsf{fund} &= \mathsf{fund}(\texttt{sup}, \texttt{sup}, \texttt{sup}, \texttt{sup}, \texttt{sup}, \texttt{sup}, \texttt{sup}, \mathsf{sup}, \texttt{sup}, \texttt{sup$$

Figure 4.18: Specifications for Code in Figure 4.17

argument \$a0 and the return value \$v0', and the preservation of callee-save registers and memory (except for the space for stack frames). Specifications for function cmp0 and cmp1 are  $(p_4, g_4)$  and  $(p_5, g_5)$ , respectively. They are similar to the ones given in Figure 4.14 too. However, it is a little tricky to specify the code labeled by ct1, which may be executed twice: the first time after the return from setjmp and the second time after the return from longjmp. We need to consider both cases in the specification  $(p_1, g_1)$ .

# 4.6 Embedding of SCAP into OCAP

In this section, we show how to embed SCAP into OCAP. Given the soundness of OCAP, this embedding also shows the soundness of our SCAP inference rules.

$$(SCAPTy) \ \mathcal{L}_{SCAP} \triangleq StatePred * Guarantee$$
  
 $(CdSpec) \ \theta \ ::= (p,g) \in \mathcal{L}_{SCAP}$ 

As shown above, the code specification  $\theta$  in OCAP is instantiated into the pair of p and g, *i.e.*, SCAP specification of code blocks. The meta-type of SCAP specification in CiC is then  $\mathcal{L}_{SCAP}$ .

We also assign a language ID  $\rho$  to SCAP. Then we use the lifting function  $\lfloor \psi \rfloor_{\rho}$  to convert the  $\psi$  in SCAP to OCAP's specification  $\Psi$ .

The following interpretation function takes the SCAP specification (p,g) and transforms it into the assertion in OCAP.

$$[\![(\mathbf{p},\mathbf{g})]\!]_{\mathcal{L}_{\mathrm{SCAP}}}^{(\rho,\mathcal{D})} \triangleq \lambda \Psi, \mathbb{S}. \ \mathbf{p} \ \mathbb{S} \ \land \ \exists n.\mathsf{WFST}(n,\mathbf{g},\mathbb{S},\mathcal{D},\Psi)$$

Here  $\mathcal{D}$  is an open parameter which describes the verification systems used to verify the external world around SCAP code. The interpretation simply specifies the SCAP program

invariants we have just shown, except that we reformulate the previous definition of wfst to adapt to OCAP specification  $\Psi$ .

$$\begin{split} \mathsf{WFST}(0, \mathsf{g}, \mathbb{S}, \mathcal{D}, \Psi) &\triangleq \\ \forall \mathbb{S}'. \ \mathsf{g} \ \mathbb{S} \ \mathbb{S}' \to \exists \pi. \ (\mathsf{codeptr}(\mathbb{S}'.\mathbb{R}(\$\mathsf{ra}), \pi) \land \llbracket \pi \rrbracket_{\mathcal{D}}) \ \Psi \ \mathbb{S}' \\ \mathsf{WFST}(n+1, \mathsf{g}, \mathbb{S}, \mathcal{D}, \Psi) &\triangleq \\ \forall \mathbb{S}'. \ \mathsf{g} \ \mathbb{S} \ \mathbb{S}' \to \exists \mathsf{p}', \mathsf{g}'. \ (\mathbb{S}'.\mathbb{R}(\$\mathsf{ra}), \ \langle \rho, \mathcal{L}_{\mathsf{SCAP}}, (\mathsf{p}', \mathsf{g}') \rangle) \in \Psi \\ \land \ \mathsf{p}' \ \mathbb{S}' \ \land \ \exists m \le n. \ \mathsf{WFST}(m, \mathsf{g}', \mathbb{S}', \mathcal{D}, \Psi). \end{split}$$

The definition of WFST is similar to wfst, but we look up code specifications from OCAP's  $\Psi$ . Since we are now in an open world, we allow SCAP code to return to the external world even if the depth of the SCAP stack is 0, as long as \$ra is a valid code pointer and the interpretation of its specification  $\pi$  is satisfied at the return point. The open parameter D is used here to interpret the specification  $\pi$ .

It is also important to note that we do not need  $\rho$  and  $\mathcal{D}$  to use SCAP, although they are open parameters in the interpretation. When we certify code using SCAP, we only use SCAP rules to derive the well-formedness of instruction sequences (*i.e.*,  $\psi \vdash \{(\mathbf{p}, \mathbf{g})\} \mathbf{f} : \mathbb{I}$ ) and code heaps (*i.e.*,  $\psi \vdash \mathbb{C} : \psi'$ ) with respect to *SCAP* specification  $\psi$ . The interpretation is *not* used until we want to link the certified SCAP code with code certified in other logics. We instantiate  $\rho$  and  $\mathcal{D}$  in each specific application scenario. Theorem 4.1 shows the soundness of SCAP rules and their embedding in OCAP, which is independent with these open parameters.

#### Theorem 4.1 (Soundness of the Embedding of SCAP)

Suppose  $\rho$  is the language ID assigned to SCAP. For all  $\mathcal{D}$  describing foreign code and  $\rho \notin dom(\mathcal{D})$ , let  $\mathcal{D}' = \mathcal{D}\{\rho \rightsquigarrow \langle \mathcal{L}_{SCAP}, [[-]]_{\mathcal{L}_{SCAP}}^{(\rho, \mathcal{D})} \rangle\}.$ 

(1) If  $\psi \vdash \{(\mathbf{p}, \mathbf{g})\} \mathbf{f} : \mathbb{I}$  in SCAP, we have  $\mathcal{D}' \vdash \{\langle \mathbf{a} \rangle_{\Psi}\} \mathbf{f} : \mathbb{I}$  in OCAP, where  $\Psi = \llcorner \psi \lrcorner_{\rho}$  and  $\mathbf{a} = [[(\mathbf{p}, \mathbf{g})]]_{\mathcal{L}_{SCAP}}^{(\rho, \mathcal{D})}$ .

(2) If  $\psi \vdash \mathbb{C} : \psi'$  in SCAP, we have  $\mathcal{D}' : \llcorner \psi \lrcorner_{\rho} \vdash \mathbb{C} : \llcorner \psi' \lrcorner_{\rho}$  in OCAP.

Proof. To prove (1), we need to consider all instruction sequence rules in SCAP and show that their premises imply the premises of the corresponding rules in OCAP. Here we show the proof for the CALL rule and the RET rule in the lemmas below. Proofs for other rules are trivial.

Given the proof of (1), (2) trivially follows the formulation of the SCAP-CDHP rule in SCAP and the CDHP rule in OCAP.

The proof has also been formalized in Coq [31].  $\Box$ 

**Lemma 4.2 (Stack Strengthen)** For all  $\mathcal{D}$ , n, g, g',  $\mathbb{S}$ ,  $\mathbb{S}'$  and  $\Psi$ , if  $\mathsf{WFST}(n, g, \mathbb{S}, \mathcal{D}, \Psi)$  and  $\forall \mathbb{S}''.g' \ \mathbb{S}' \ \mathbb{S}'' \to g \ \mathbb{S} \ \mathbb{S}''$ , we have  $\mathsf{WFST}(n, g', \mathbb{S}', \mathcal{D}, \Psi)$ .

Proof. This trivially follows the definition of WFST.

**Lemma 4.3 (Call)** For all  $\mathcal{D}$ ,  $\psi$ ,  $\rho$ , f, f', let  $\mathcal{D}' = \mathcal{D}\{\rho \rightsquigarrow \langle \mathcal{L}_{SCAP}, [\![-]\!]_{\mathcal{L}_{SCAP}}^{(\rho,\mathcal{D})} \rangle\}$  and  $\Psi = \llcorner \psi \lrcorner_{\rho}$ . Suppose  $\rho \notin dom(\mathcal{D}), (f', (p', g')) \in \psi$  and  $(f+1, (p'', g'')) \in \psi$ . If

- 1.  $\forall \mathbb{H}, \mathbb{R}. p(\mathbb{H}, \mathbb{R}) \rightarrow p'(\mathbb{H}, \mathbb{R}\{\operatorname{sra} \rightarrow f+1\})$
- 2.  $\forall \mathbb{H}, \mathbb{R}, \mathbb{S}'. p(\mathbb{H}, \mathbb{R}) \rightarrow g'(\mathbb{H}, \mathbb{R}\{ra \rightarrow f+1\}) \mathbb{S}' \rightarrow (p'' \mathbb{S}' \land (\forall \mathbb{S}''. g'' \mathbb{S}' \mathbb{S}'' \rightarrow g(\mathbb{H}, \mathbb{R}) \mathbb{S}''));$
- 3.  $\forall \mathbb{S}, \mathbb{S}'. g' \mathbb{S} \mathbb{S}' \to \mathbb{S}.\mathbb{R}(\$ra) = \mathbb{S}'.\mathbb{R}(\$ra);$

we have

$$\forall \Psi', \mathbb{H}, \mathbb{R}. \langle \mathsf{a} \rangle_{\Psi} \Psi' (\mathbb{H}, \mathbb{R}) \to \exists \pi'. (\mathsf{codeptr}(\mathsf{f}', \pi') \land [\![ \pi' ]\!]_{\mathcal{D}'}) \Psi' (\mathbb{H}, \mathbb{R}\{\mathsf{sra} \leadsto \mathsf{f}+1\}),$$

where  $a = [[(p,g)]]_{\mathcal{L}_{SCAP}}^{(\rho,\mathcal{D})}$ . (In short, the CALL rule in SCAP can be derived from the JAL rule in OCAP.)

Proof. We let  $\pi' = (\rho, \mathcal{L}_{SCAP}, (p', g'))$ . Assume  $\langle a \rangle_{\Psi} \Psi' (\mathbb{H}, \mathbb{R})$  holds, therefore we know  $\Psi \subseteq \Psi'$ . Since  $\Psi = \llcorner \psi \lrcorner_{\rho}$  and  $\Psi \subseteq \Psi'$ , it is obvious that  $codeptr(f', \pi') \Psi' S$  holds for all S.

Unfolding the definition of the interpretation function, we know that, given

- 4.  $\Psi \subseteq \Psi'$ ;
- 5. p  $(\mathbb{H}, \mathbb{R})$ ;
- 6. WFST $(n, \mathbf{g}, (\mathbb{H}, \mathbb{R}), \mathcal{D}, \Psi')$ ;

we need to prove

- a.  $p'(\mathbb{H}, \mathbb{R}\{\operatorname{sra} \rightarrow f+1\});$  and
- b. WFST $(n+1, \mathbf{g}', (\mathbb{H}, \mathbb{R}\{\mathbf{sra} \rightarrow \mathbf{f}+1\}), \mathcal{D}, \Psi');$

The proof of a is trivial (by 1 and 5). We are now focused on the proof of b.

Suppose  $g' (\mathbb{H}, \mathbb{R}\{\operatorname{sra} \to f+1\}) \mathbb{S}$  for some  $\mathbb{S}$ ,

- by 3 we know  $\mathbb{S}.\mathbb{R}(a) = f+1$ , therefore  $(\mathbb{S}.\mathbb{R}(a), (\rho, \mathcal{L}_{SCAP}, (p'', g''))) \in \Psi'$ ;
- by 5 and 2 we know p"S;
- by 5 and 2 we know ∀S'. g" S'S → g (ℍ, ℝ) S. Therefore, by 6 and Lemma 4.2 we get
   WFST(n, g", S, D, Ψ').

Then, by the definition of WFST we get  $WFST(n+1, g', (\mathbb{H}, \mathbb{R}\{\operatorname{sra} \rightarrow f+1\}), \mathcal{D}, \Psi')$ .  $\Box$ 

**Lemma 4.4 (Return)** For all  $\mathcal{D}$ ,  $\psi$ ,  $\rho$ , f, f', let  $\mathcal{D}' = \mathcal{D}\{\rho \rightsquigarrow \langle \mathcal{L}_{SCAP}, [[-]]_{\mathcal{L}_{SCAP}}^{(\rho,\mathcal{D})} \rangle\}$  and  $\Psi = \llcorner \psi \lrcorner_{\rho}$ . Suppose  $\rho \notin dom(\mathcal{D})$ . If  $\forall \mathbb{S}.p \ \mathbb{S} \rightarrow g \ \mathbb{S}$ , then for all  $\Psi$ ,  $\mathbb{H}$  and  $\mathbb{R}$ , we have

$$\forall \Psi', \mathbb{S}. \langle \mathsf{a} \rangle_{\Psi} \Psi' \mathbb{S} \to \exists \pi'. \; (\mathsf{codeptr}(\mathbb{S}.\mathbb{R}(\$\mathsf{ra}), \pi') \land \llbracket \pi' \rrbracket_{\mathcal{D}'}) \; \Psi' \, \mathbb{S},$$

where  $\mathbf{a} = [[(\mathbf{p}, \mathbf{g})]]_{\mathcal{L}_{SCAP}}^{(\rho, \mathcal{D})}$ . That is, the RET rule in SCAP can be derived from an instantiation of the JR rule in OCAP, where  $\mathbf{r}_s$  is instantiated to \$ra.

Proof. Suppose  $\langle [\![(\mathbf{p},\mathbf{g})]\!]_{\mathcal{L}_{SCAP}}^{(\rho,\mathcal{D})} \rangle_{\Psi} \Psi' \mathbb{S}$  for some  $\mathbb{S}$ . We know that

1. p S;

2.  $g\ \mathbb{S}\ \mathbb{S}$  (by our assumption  $\forall \mathbb{S}.p\ \mathbb{S} \to g\ \mathbb{S}$  ); and

3. WFST $(n, g, \mathbb{S}, \mathcal{D}, \Psi')$  for some *n*.

If n = 0, it is trivial to prove  $\exists \pi'$ .  $(\text{codeptr}(\mathbb{S}.\mathbb{R}(\$ra), \pi') \land [[\pi']]_{\mathcal{D}}) \Psi' \ S \text{ by 2, 3 and}$ the definition of WFST. We know  $\mathcal{D} \subseteq \mathcal{D}'$  because  $\rho \notin dom(\mathcal{D})$ . Therefore we know  $\exists \pi'. (\text{codeptr}(\mathbb{S}.\mathbb{R}(\$ra), \pi') \land [[\pi']]_{\mathcal{D}'}) \Psi' \ S \text{ by Lemma 3.5.}$ 

If n > 0, by 2, 3 and the definition of WFST we know there exists (p', g') such that

- 4.  $(\mathbb{S}.\mathbb{R}(\text{sra})(\rho, \mathcal{L}_{SCAP}, (\mathbf{p}', \mathbf{g}'))) \in dom(\Psi);$
- 5.  $p'(\mathbb{H},\mathbb{R})$ ; and
- 6.  $WFST(m, g', (\mathbb{H}, \mathbb{R}), \Psi)$  for some m < n.

Let  $\pi' = (\rho, \mathcal{L}_{SCAP}, (p', g'))$ . By the definition of the interpretation function, we know  $(codeptr(\mathbb{S}.\mathbb{R}(\$ra), \pi') \land [[\pi']]_{\mathcal{D}'}) \Psi' \mathbb{S}.$ 

## 4.7 Discussions and Summary

Continuing over the related work discussed in Section 4.1.1, STAL [68] and its variations [26, 96] support static type-checking of function call/return and stack unwinding, but they all treat return code pointers as first-class code pointers and stacks as "closures". Introducing a "ret" instruction [26] does not change this fact because there the typing rule for "ret" requires a valid code pointer on the top of the stack, which is very different from our SCAP RET rule. Impredicative polymorphism has to be used in these systems to abstract over unused portions of the stack (as a closure), even though only return addresses are stored on the stack. Using compound stacks, STAL can type-check exceptions, but this approach is rather limited. If multiple exception handlers defined at different depths of the stack are passed to the callee, the callee has to specify their order on the stack, which breaks modularity. This problem may be overcome by using intersection types [26], though it has never been shown. Moreover, there is no known work certifying setjmp/longjmp and weak continuations using these systems.

Also, unlike STAL, SCAP does not require any built-in stack structure in the target machine (TM), so it does not need two sets of instructions for heap and stack operations. As shown in Figure 4.7, SCAP can easily support general data pointers into the stack or heap, which are not supported in STAL. In addition, SCAP does not enforce any specific stack layout, therefore it can be used to support sequential stacks, linked stacks, and heap-allocated activation records.

Concurrently with our work, Benton [11] proposed a typed program logic for a stackbased abstract machine. His instruction sequence specification is similar to the g in SCAP. Typing rules in his system also look similar to SCAP rules. However, to protect return code pointers, Benton uses a higher-level abstract machine with separate data stack and control stack; the latter cannot be touched by regular instructions except call and ret. Benton uses the indexed model [8] to prove the soundness of his system, while we prove the soundness of SCAP by enforcing the stack invariant. Benton also uses a pair of preand postcondition as the specification which requires complex formalization of auxiliary variables.

At higher-level, Berdine *et al.* [12] showed that function call and return, exceptions, goto statements and coroutines follow a discipline of linearly used continuations. The idea is formalized by typing continuation transformers as linear functions, but no verification logic was proposed for reasoning about programs. Following the producer/consumer model (in Figure 4.1), our reasoning has a flavor of linearity, but it is not clear how our work and linear continuation-passing relate to each other.

Walker *et al.* [2, 58] proposed logical approaches for stack typing. They used CPS to reason about function calls. Their work focused on memory management and alias reasoning, while in SCAP we left the stack layout unspecified. Although the higher-order predicate logic is general enough to specify memory properties, substructural logic provides much convenience for memory specification. Applying their work to provide lem-

mas for different stack layouts and calling conventions will be our future work.

**State Relations as Program Specifications.** SCAP is not the first to use relations between two states as program specifications. The rely-guarantee method [59], TLA [63], and VDM [60] all use state relations to specify programs. However, the guarantee g used in SCAP is different from those used in previous systems. Generalizing the idea of local guarantee [102], SCAP uses g to describe the obligation that the current function must fulfill before it can return, raise an exception, or switch to other coroutines and threads. Notice that at the beginning of a function, our g matches precisely the VDM postcondition, but intermediate g's used in our SCAP-SEQ rule differ from the intermediate postconditions used in the sequential decomposition rule in VDM: the second state specified in our g's always refers to the (same) state at the exit point. We use these intermediate g's to bridge the gap between the entry and exit points of functions—this is hard to achieve using VDM's post conditions.

Yu's pioneer work [103] on machine code verification can also support stack-based procedure call and return. His correctness theorem for each subroutine resembles our guarantee g, but it requires auxiliary logical predicates counting the number of instructions executed between different program points. It is unclear whether their method can be extended to handle complex stack-based controls as discussed in our current paper.

**Summary** In this chapter we propose SCAP for modular verification of assembly code with all kinds of stack-based control abstractions, including function call/return, tail call, weak continuation, setjmp/longjmp, stack cutting, stack unwinding, and multi-return function call. For each control abstraction, we have formalized its invariants and showed how to certify its implementation. SCAP is proposed as instances of the OCAP framework. The complete soundness proof and a full verification of several examples have been formalized in the Coq proof assistant [24].

# Chapter 5

# Concurrent Code with Dynamic Thread Creation

We have seen SCAP for stack-based reasoning of sequential control abstractions in Chapter 4. However, most real-world systems use some form of concurrency in their core software. To build fully certified system software, it is crucial to certify low-level concurrent programs.

Yu and Shao [102] proposed a certified formal framework (known as CCAP) for specifying and reasoning about general properties of non-preemptive concurrent programs at the assembly level. They applied the invariant-based proof technique for verifying general safety properties and the rely-guarantee methodology [59] for decomposition. Their thread model, however, is rather restrictive in that no threads can be created or terminated dynamically and no sharing of code is allowed between threads; both of these features are widely supported and used in mainstream programming languages such as C, Java, and Concurrent ML [86].

It is difficult to reason about concurrent code with dynamic thread creation and termination because it implies a changing thread *environment* (*i.e.*, the collection of all live threads in the system other than the thread under concern). Such dynamic environment cannot be tracked during static verification, yet we still must somehow reason about it. For example, we must ensure that a newly created thread does not interfere with existing live threads, but at the same time we do not want to enforce non-interference for threads that have no overlap in their lifetime. Using one copy of code to create multiple threads also complicates program specification.

Existing work on verification of concurrent programs almost exclusively uses highlevel calculi (*e.g.*, CSP [52], CCS [66], TLA [63] and Concurrent Separation Logic [78, 14]). Also, existing work on the rely-guarantee methodology for shared-memory concurrency only supports properly nested concurrent code in the form of cobegin  $P_1 || \dots || P_n$  coend (which is a language construct for parallel composition where code blocks  $P_1, \dots, P_n$ execute in parallel and all terminate at the coend point). They do not support dynamic thread creation and termination.

Modularity is also important to make verification scale. Existing work on the relyguarantee methodology supports thread modularity, *i.e.*, different threads can be verified separately without looking into other threads' code. However, they do not support code reuse very well. In CCAP, if a procedure is called in more than one thread, it must be verified multiple times using different specifications, one for each calling thread. We want a procedure to be specified and verified once so it can be reused for different threads.

In this chapter, we present a new program logic for certified multi-threaded assembly programming (CMAP). It is derived from the research I have done jointly with Zhong Shao [34]. Instead of using the machine formalized in Section 2.2, we present CMAP based on an abstract machine with built-in support of threads. The machine supports dynamic thread creation with argument passing (the "fork" operation) as well as termination (the "exit" operation). Thread "join" can also be implemented in the machine language using synchronizations. The "fork/join" thread model is more general than "cobegin/coend" in that it supports unbounded dynamic thread creation, which poses new challenges for verification. CMAP is the first program logic that applies the rely-guarantee method to certify assembly code with unbounded dynamic thread creation. In particular, it unifies the concepts of a thread's assumption/guarantee and its environment's guarantee/assumption,



Figure 5.1: Rely-guarantee-based reasoning

and allows a thread to change its assumption/guarantee to track the composition of its dynamically changing environment.

Based on the rely-guarantee method, CMAP supports thread modular reasoning. Moreover, it merges code heaps of different threads into one uniform code heap, and allow code segments to be specified independently of the threads in which they are used. Code segments can be specified and certified once but used in multiple threads. Therefore, CMAP has good support of code (and proof) sharing between threads.

Some practical issues are also solved in CMAP, including multiple "incarnation" of thread code, thread argument passing, saving and resuming of thread local data at the time of context switching, *etc.*. These issues are important for realistic multi-threaded programming, but have never been discussed in existing work.

# 5.1 Background and Challenges

In this section, we give an overview of the rely-guarantee method, and explain the challenges to support dynamic thread creations.

#### 5.1.1 Rely-Guarantee-Based Reasoning

The rely-guarantee (R-G) proof method [59] is one of the best-studied approaches to the compositional verification of shared-memory concurrent programs. Under the R-G paradigm, every thread is associated with a pair (A, G), with the meaning that if the environment (*i.e.*, the collection of all of the rest threads) satisfies the assumption A, the thread will meet its guarantee G to the environment. In the shared-memory model, the assumption A of a thread describes what atomic transitions may be performed by other threads, while the guarantee G of a thread must hold on every atomic transition of the thread. They are typically modeled as predicates on a pair of states, which are often called *actions*.

For instance, in Figure 5.1 we have two interleaving threads  $T_1$  and  $T_2$ .  $T_1$ 's assumption  $A_1$  adds constraints on the transition  $(S_0, S_1)$  made by the environment  $(T_2$  in this case), while  $G_1$  describes the transition  $(S_1, S_2)$ , assuming the environment's transition satisfies  $A_1$ . Similarly  $A_2$  describes  $(S_1, S_2)$  and  $G_2$  describes  $(S_0, S_1)$ .

We need two steps to reason about a concurrent program consisting of  $T_1$  and  $T_2$ . First, we check that there is no interference between threads, i.e., that each thread's assumption can be satisfied by its environment. In our example, non-interference is satisfied as long as  $G_1 \Rightarrow A_2$  (a shorthand for  $\forall S, S'.G_1(S, S') \Rightarrow A_2(S, S')$ ), and  $G_2 \Rightarrow A_1$ . Second, we check that  $T_1$  and  $T_2$  do not lie, that is, they satisfy their guarantee as long as their assumption is satisfied. As we can see, the first step only uses the specification of each thread, while the second step can be carried out independently without looking at other threads' code. This is how the R-G paradigm achieves thread-modularity.

#### 5.1.2 R-G in Non-Preemptive Thread Model

CMAP adopts a non-preemptive thread model, in which threads yield control voluntarily with a yield instruction, as shown in Figure 5.2. The preemptive model can be regarded as a special case of the non-preemptive one, in which an explicit yield is used at every program point. Also, on real machines, programs might run in both preemptive and non-



Figure 5.2: R-G in a non-preemptive setting

preemptive settings: preemption is usually implemented using interrupts; a program can disable the interrupt to get into non-preemptive setting.

An "atomic" transition in a non-preemptive setting then corresponds to a sequence of instructions between two yields. For instance, in Figure 5.2 the state pair  $(S_2, S'_2)$  corresponds to an atomic transition of thread  $T_1$ . A difficulty in modeling concurrency in such a setting is that the effect of an "atomic" transition cannot be completely captured until the end. For example, in Figure 5.2, the transition  $(S_1, S'_1)$  should satisfy  $G_2$ . But when we reach the intermediate state S, we have no idea of what the whole transition  $(i.e., (S_1, S'_1))$  will be. At this point, neither  $(S_1, S)$  nor  $(S, S'_1)$  need satisfy  $G_2$ . Instead, it may rely on the remaining commands (the commands between comm and yield, including comm) to complete an adequate state transition. In CCAP [102], a "local guarantee" g is introduced for every program point to capture further state changes that must be made by the following commands before it is safe for the current thread to yield control. For instance, the local guarantee g attached to comm in Figure 5.2 describes the transition  $(S, S'_1)$ .

#### 5.1.3 Challenges for Dynamic Thread Creation

To prove safety properties of multi-threaded programs, the key problem is to enforce the invariant that *all executing threads must not interfere with each other*. As mentioned in Sec-

```
Variables:
                                       Initially:
  nat[100] data;
                                         data[i] = n_i, 0 \le i < 100
                                         main2:
   main1:
                                            nat i := 0;
      data[0] := f(0);
                                            while(i < 100){
      fork(chld, 0);
                                              data[i] := f(i);
                                              fork(chld, i);
      data[99] := f(99);
                                              i := i + 1;
      fork(chld, 99);
                                            }
      . . .
                                            . . .
                    void chld(int x){
                       data[x] := g(x, data[x]);
                     }
```

Figure 5.3: Loop: high-level program

tion 5.1.1, threads *do not interfere* (or they satisfy the *non-interference* property) only if each thread's assumption is implied by the guarantee of all other threads. We will formalize the Non-Interference property in Section 5.3.3. For languages that do not support dynamic thread creation, the code for each thread corresponds to exactly one executing thread. Using the rely-guarantee method, we can assign an assumption and guarantee to each thread code and enforce non-interference by checking all of these assumptions and guarantees, as is done in [102] and [38]. However, the following example shows that this simple approach cannot support dynamic thread creation and multiple "incarnation" of the thread code.

In Figure 5.3, the high-level pseudo code (using C-like syntax) shows the code for (two versions of) a main thread and child threads. The main thread initializes 100 pieces of data using some function f, and distributes them to 100 child threads that will work on their own data (by applying a function g) in parallel. The fork function creates a child thread that will execute the function pointed to by the first argument. The second argument of fork is passed to the function as argument. The thread main1 does this in sequential code



while main2 uses code with a loop. We assume that the high level code runs in preemptive mode. In other words, there is an implicit yield at any program point.

It is easy to see that both versions are "well-behaved" as long as the function g has no side effects, and all other threads in the rest of the system do not update the array of data. However, the simple approach used in [102] and [38] even cannot provide a specification for such trivial code.

1. Figure 5.4 (a) illustrates the execution of main1 (time goes downwards). When doing data initialization (at stage A-B, meaning from point A to point B), the main thread needs to assume that no other threads in the environment (say, T<sub>2</sub>) can change the array of data. However, the composition of the main thread's environment changes after a child thread is created. The assumption used at A-B is no longer appropriate for this new environment since the first child thread will write to data[0]. And the environment will keep changing with the execution of the main thread. How can we specify the main1 thread to support such a dynamic thread environment?

One possible approach is that the main thread relaxes its assumption to make exceptions for its child threads. However, it is hard to specify the parent-child relationship. Another approach is to use something like the program counter in the assumption and guarantee to indicate the phase of computation. This means the specification of the main thread is sensitive to the implementation. Also the program structure of the main thread has to be exposed to the specification of the child threads, which compromises modularity. The worst thing is that this approach simply won't work for the version main2.

- 2. Since multiple child threads are created, we must make sure that there is no interference between these children. It is easy for the above example since we can let the assumption and guarantee of the chld code be parameterized by its argument, and require  $G_i \Rightarrow A_j$  given  $i \neq j$ . However, this approach cannot be generalized for threads that have dummy arguments and their behavior does not depend on their arguments at all. In this case  $G_i \equiv G_j$  and  $A_i \equiv A_j$  for any *i* and *j*. Then requiring  $G_i \Rightarrow A_j$  is equivalent to requiring  $G_i \Rightarrow A_i$ , which cannot be true in general, given the meaning of assumptions and guarantees described in section 5.1.1. Do we need to distinguish these two kinds of threads and treat them differently? And how do we distinguish them?
- 3. Another issue introduced by dynamic thread creation, but not shown in this example program, is that the lifetimes of some threads may not overlap. In the case shown in Figure 5.4 (b), the lifetimes of  $T_2$  and  $T_3$  do not overlap and we should not statically enforce non-interference between them. Again, how can we specify and check the interleaving of threads, which can be as complex as shown in Figure 5.4 (c)?

In the next section we will show how these issues are resolved in the development of CMAP.

# 5.2 The CMAP Approach

In the rest of this chapter, to distinguish the executing thread and the thread code, we call the dynamically running thread the "dynamic thread" and the thread code the "static thread". In Figure 5.3 the function chld is the static child thread, from which 100 dynamic

child threads are activated.

As explained in Section 5.1.3, the approach that requiring non-interference of static threads is too rigid to support dynamic thread creation. Our approach, instead, enforces the thread non-interference in a "lazy" way. We maintain a dynamic thread queue which contains all of the active threads in the system. When a new thread is created, it is added to the dynamic thread queue. A thread is removed from the queue when its execution terminates. We also require that, when specifying the program, each static thread be assigned an assumption/guarantee pair. However, we do not check for non-interference between static thread specifications. Instead, each dynamic thread is also assigned an assumption and guarantee at the time of creation, which is an instantiation of the corresponding static thread specification with the thread argument. We require that dynamic threads do not interfere with each other, which can be checked by inspecting their specifications.

This approach is very flexible in that each dynamic thread does not have to stick to one specification during its lifetime. When its environment changes, its specification can be changed accordingly. As long as the new specification does not introduce interference with other existing dynamic threads, and the subsequent behavior of this thread satisfies the new specification, the whole system is still interference-free. In this way, we can deal with the changing environment resulting from dynamic thread creation and termination. Problem 1 in Section 5.1.3 can be solved now.

If the lifetimes of two threads do not overlap, they will not show up in the system at the same time. Therefore we do not need to check for interference at all. Also, since each dynamic thread has its own specification, we no longer care about the specification of the corresponding static thread. Therefore problems 2 and 3 shown in Section 5.1.3 are no longer an issue in our approach.

#### 5.2.1 Typing The Dynamic Thread Queue

We define the dynamic thread queue  $\mathbb{Q}$  as a set of thread identifiers  $t_i$ , and the assignment  $\Theta$  of assumption/guarantee pairs to dynamic threads as a partial mapping from  $t_i$  to  $(A_i, G_i)^{-1}$ . The queue  $\mathbb{Q}$  is "well-typed" with regard to  $\Theta$  if:

- $\mathbb{Q} = dom(\Theta)$ , where  $dom(\Theta)$  is the domain of  $\Theta$ ;
- threads in  $\mathbb{Q}$  do not interfere, *i.e.*,  $\forall t_i, t_j, t_i \neq t_j \rightarrow (G_i \Rightarrow A_j)$ ; and
- each dynamic thread t<sub>i</sub> is "well-behaved" with regard to (A<sub>i</sub>, G<sub>i</sub>), *i.e.*, if A<sub>i</sub> is satisfied by the environment, t<sub>i</sub>'s execution does not get stuck and satisfies G<sub>i</sub>.

Therefore, the invariant we need to maintain is that during the execution of the program, for the queue  $\mathbb{Q}$  at each step there exists a  $\Theta$  such that  $\mathbb{Q}$  is well-typed with regard to  $\Theta$ . In fact, we do not require  $\Theta$  to be part of the program specification. We only need to ensure that there *exists* such a  $\Theta$  at each step, which may be changing.

The content of the thread queue keeps changing, so how can we track the set of threads in the queue by a static inspection of the program? Here we follow the approach used for type-checking the dynamic data heap [69], which is dynamically updated by the store instruction and extended by the alloc instruction. We can ensure our invariant holds as long as the following conditions are satisfied:

- At the initial state (when the program starts to run) we can find a Θ to type-check the initial Q. Usually the initial Q only contains the main thread, which will start to execute its first instruction, so we can simply assign the assumption/guarantee in the specification of the static main thread to the dynamic main thread.
- For each instruction in the program, assume that before the execution of the instruction there is a Θ such that Q is well typed. Then as long as certain constraints are satisfied to execute the instruction, there must exist a Θ' that can type check the

<sup>&</sup>lt;sup>1</sup>This is a temporary formulation to illustrate the basic idea. We will use different definitions in the formal development of CMAP in Section 5.3.

resulting  $\mathbb{Q}'$ . For most instructions which do not change the content of the thread queue, this condition can be trivially satisfied. We are only interested in the "fork" and "exit" operation which will change the content of  $\mathbb{Q}$ .

For the "exit" instruction, the second condition can also be satisfied by the following lemma which can be trivially proven.

#### Lemma 5.1 (Thread Deletion)

If  $\mathbb{Q}$  is well-typed with regard to  $\Theta$ , then, for all  $t \in \mathbb{Q}$ , we know  $\mathbb{Q} \setminus \{t\}$  is well-typed with regard to  $\Theta \setminus \{t\}$ .

For the "fork" instruction, things are trickier. We need to ensure that the new child thread does not interfere with threads in the parent thread's environment. We also require that the parent thread does not interfere with the child thread. The following lemma ensures the first requirement.

#### Lemma 5.2 (Queue Extension I)

Suppose  $\mathbb{Q}$  is well-typed with regard to  $\Theta$  and the current executing thread is t. If

- $\Theta(t) = (A, G);$
- a new thread t' is created by t;
- (*A*', *G*') is the instantiation of the corresponding static thread specification by the thread argument;
- $A \Rightarrow A'$  and  $G' \Rightarrow G$ ;

then  $\mathbb{Q}' \cup \{t'\}$  is well-typed with regard to  $\Theta'\{t' \rightsquigarrow (A', G')\}$ , where  $\mathbb{Q}' = \mathbb{Q} \setminus \{t\}$  and  $\Theta' = \Theta \setminus \{t\}$ .

Here  $\mathbb{Q}'$  is the environment of the current thread t. Since t does not interfere with its environment (because  $\mathbb{Q}$  is well-typed), we know that its assumption *A* is an approximation of what the environment can guarantee (*G*<sub>*e*</sub>), and similarly that *G* is an approximation

of the environment's assumption ( $A_e$ ). By this interpretation, we can unify the concepts of the current running thread's assumption/guarantee with its environment's guarantee/assumption. To ensure the new thread t' does not interfere with t's environment, we need  $G' \Rightarrow A_e$  and  $G_e \Rightarrow A'$ , which can be derived from  $G' \Rightarrow G$  and  $A \Rightarrow A'$ .

Still, we need to ensure that thread t does not interfere with t'. As mentioned above, A and G are approximations of  $G_e$  and  $A_e$ , respectively. Since the environment is extended with the child thread, the guarantee  $G'_e$  for the new environment is  $G_e \vee G'$  and the assumption for the new environment  $A'_e$  is  $A_e \wedge A'$ . We want to change A and G correspondingly to reflect the environment change. First, the following lemma says that the specification of a dynamic thread can be changed during its lifetime.

#### Lemma 5.3 (Queue Update)

Suppose  $\mathbb{Q}$  is well-typed with regard to  $\Theta$  and that the current executing thread is t. If

- $\Theta(t) = (A, G);$
- $G'' \Rightarrow G$  and  $A \Rightarrow A''$ ;
- the subsequent behavior of the current thread satisfies (A'', G'');

then  $\mathbb{Q}$  is well-typed with regard to  $\Theta\{t \rightsquigarrow (A'', G'')\}$ .

Now we can change the specification of the parent thread t to let it reflect the change of the environment.

#### Lemma 5.4 (Queue Extension II)

Suppose  $\mathbb{Q}$  is well-typed with regard to  $\Theta$  and the current executing thread is t. If

- $\Theta(t) = (A, G);$
- a new thread t' is created by t;
- (*A*', *G*') is the instantiation of the corresponding static thread specification by the thread argument;
- $(A \Rightarrow A') \land (G' \Rightarrow G);$

• the remainder behavior of the thread t also satisfies  $(A \lor G', G \land A')$ ;

then  $\mathbb{Q} \cup \{t'\}$  is well-typed with regard to  $\Theta\{t' \rightsquigarrow (A', G'), t \rightsquigarrow (A \lor G', G \land A')\}$ .

If t later creates another thread t", because the specification of t already reflects the existence of t', by Lemma 5.2 we know that t" will not interfere with t' as long as its specification satisfies the constraints. Therefore we do not need to explicitly check that t' and t" are activated from the same static thread or that multiple activations of a static thread do not interfere with each other.

These lemmas are used to prove the soundness of CMAP. They are somewhat similar to the heap update and heap extension lemmas used in TAL's soundness proof [69]. People familiar with the traditional rely-guarantee method may feel this is nothing but the parallel composition rule used to support nested cobegin/coend. However, by combining the invariant-based proof technique used by type systems and the traditional relyguarantee method, we can now verify multi-threaded assembly program with a more flexible program structure than the cobegin/coend structure. In particular, programs which are not properly nested, as shown in Figure 5.4(c) and the main2 program in Figure 5.3, can be supported in our system. This is one of the most important contributions of this paper.

#### 5.2.2 Parameterized Assumption/Guarantee

The assumptions and guarantees are interfaces between threads, which should only talk about shared resources. As we allow multiple activations of static threads, the behavior of a dynamic thread may depend on its arguments, which is the thread's private data. Therefore, to specify a static thread, the assumption and guarantee need to be parameterized over the thread argument.

In our thread model, the flat memory space is shared by all threads, and as in most operating systems, the register file is saved at the moment of context switch. Therefore the register file is thread-private data. The thread argument is stored in a dedicated register.

Rather than letting the assumption and guarantee be parameterized over the thread



Figure 5.5: Code sharing between different threads

argument, we let them be parameterized over the whole register file. This makes our specification language very expressive. For instance, we allow the dynamic thread to change its specification during its lifetime to reflect change in the environment. If the thread has private data that tracks the composition of the environment, and its specification is parameterized by such data, then its specification automatically changes with the change of the data, which in turn results from the change of the thread environment. This is the key technique we use to support unbounded dynamic thread creation, as shown in the program main2 in Figure 5.3.

#### 5.2.3 Support of Modular Verification

The rely-guarantee method supports thread modularity well, *i.e.*, code of one thread can be verified independently without inspecting other threads' code. However, it does not have good support for code reuse. In CCAP, each thread has its own code heap and there is no sharing of code between threads. As Figure 5.5(a) shows, if an instruction sequence is used by multiple threads, it has multiple copies in different threads' code heaps, each copy verified with regard to the specifications of these threads.

Based on the rely-guarantee method, the thread modularity is also supported in our

system. In addition, using our "lazy" checking of thread non-interference, and by the queue update lemma, we can allow instruction sequences to be specified independently of their calling thread, thus achieving better modularity.

As shown in Figure 5.5(b), we assign an assumption/guarantee pair to the specification of each instruction sequence, and require the instruction sequence be well-behaved with regard to its own assumption/guarantee. Similar to threads, the instruction sequence is well-behaved if, when it is executed by a dynamic thread, its execution is safe and satisfies its guarantee, as long as other dynamic threads in the environment satisfy the assumption. The instruction sequence only needs to be verified once with respect to its own specification, and can be executed by different threads as long as certain constraints are satisfied.

Intuitively, it is safe for a dynamic thread t with specification  $(A_i, G_i)$  to execute the instruction sequence labeled by f as long as executing it does not require a stronger assumption than  $A_i$ , nor does it violate the guarantee  $G_i$ . Therefore, if the specification of f is (A, G), t can call f as long as  $A_i \Rightarrow A$  and  $G \Rightarrow G_i$ . The intuition is backed up by our queue update lemma.

# 5.3 The CMAP Logic

In this section, we present the CMAP logic based on an abstract machine, which extends the machine shown in Section 2.2 with a thread queue  $\mathbb{Q}$ . In the next Chapter, we will discuss the embedding of the CMAP logic into the OCAP framework for our original machine model.

#### 5.3.1 The Abstract Machine

As shown in Figure 5.6, the machine has 16 general purpose registers and two special registers. The rt register records the thread id (t) of the currently executing thread. The ra register is used to pass argument when a new thread is created.

| (Program)  | $\mathbb{P}$ ::= $(\mathbb{C}, \mathbb{S}, \mathbb{Q}, pc)$                                                                                                                                                                                                          |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (CodeHeap) | $\mathbb{C} ::= \{ \mathtt{f}_0 \rightsquigarrow \iota_0, \dots, \mathtt{f}_n \rightsquigarrow \iota_n \}$                                                                                                                                                           |
| (State)    | $\mathbb{S} ::= (\mathbb{H}, \mathbb{R})$                                                                                                                                                                                                                            |
| (Memory)   | $\mathbb{H} ::= \{\mathtt{l}_0 \rightsquigarrow \mathtt{W}_0, \dots, \mathtt{l}_n \rightsquigarrow \mathtt{W}_n\}$                                                                                                                                                   |
| (RegFile)  | $\mathbb{R} ::= \{\mathtt{r}_0 \rightsquigarrow \mathtt{w}_0, \dots, \mathtt{r}_{15} \rightsquigarrow \mathtt{w}_{15}, \mathtt{rt} \rightsquigarrow \mathtt{w}, \mathtt{ra} \rightsquigarrow \mathtt{w}\}$                                                           |
| (Register) | $r$ ::= $r_0 \mid \ldots \mid r_{15} \mid rt \mid ra$                                                                                                                                                                                                                |
| (Labels)   | f, l ::= n (nat nums)                                                                                                                                                                                                                                                |
| (Word)     | $w ::= i \ (integers)$                                                                                                                                                                                                                                               |
| (TQueue)   | $\mathbb{Q} ::= \{\mathtt{t}_0 \rightsquigarrow (\mathbb{R}_0, pc_0), \dots, \mathtt{t}_n \rightsquigarrow (\mathbb{R}_n, pc_n)\}$                                                                                                                                   |
| (ThrdID)   | t ::= n (nat nums)                                                                                                                                                                                                                                                   |
| (Instr)    | $\iota  ::= yield \mid fork \ \mathtt{f}, \mathtt{r}_s \mid addu \ \mathtt{r}_d, \mathtt{r}_s, \mathtt{r}_t \mid addiu \ \mathtt{r}_d, \mathtt{r}_s, \mathtt{w} \mid beq \ \mathtt{r}_s, \mathtt{r}_t, \mathtt{f}$                                                   |
|            | $  \operatorname{bgtz} \mathbf{r}_s, \mathbf{f}   \operatorname{lw} \mathbf{r}_d, \mathbf{w}(\mathbf{r}_s)   \operatorname{subu} \mathbf{r}_d, \mathbf{r}_s, \mathbf{r}_t   \operatorname{sw} \mathbf{r}_t, \mathbf{w}(\mathbf{r}_s)   \mathbf{j} \mathbf{f}   exit$ |
| (InstrSeq) | $\mathbb{I}  ::= \iota \mid \iota; \mathbb{I}$                                                                                                                                                                                                                       |
|            |                                                                                                                                                                                                                                                                      |

Figure 5.6: The abstract machine

We model the queue  $\mathbb{Q}$  of ready threads as a partial mapping from the thread id to an execution context of a thread. The thread id t is a natural number generated randomly at run time when the thread is created. The thread execution context includes the snapshot of the register file and the program point where the thread will resume its execution. Note that  $\mathbb{Q}$  does not contain the current executing thread, which is different from the dynamic thread queue used in Section 5.2.1.

In addition to the normal instructions we have seen in the original machine, we add primitives fork, exit and yield to support multi-threaded programming, which can be viewed as system calls to a thread library. We do not have a join instruction because thread join can be implemented in this machine using synchronization. Operational semantics of this abstract machine is shown in Figure 5.7. Here the functions  $NextS_{(pc,\iota)}(_)$  and  $NextPC_{(\iota,S)}(_)$ give the next state and program counter after executing the instruction  $\iota$  at pc and state S. The definitions are the same with those defined in Chapter 2.2 and are omitted here.

The primitive fork  $f, r_s$  creates a new thread that will starts executing from f, and passes the value in  $r_s$  to it as the argument. The new thread will be assigned a fresh thread id and placed in the thread queue waiting for execution. The current thread continues with the subsequent instructions.
|                                      | $(\mathbb{C}, (\mathbb{H}, \mathbb{R}), \mathbb{Q}, pc) \longmapsto \mathbb{P}'$                                                                                                   |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\operatorname{if} \mathbb{C}(pc) =$ | then $\mathbb{P}' =$                                                                                                                                                               |
| fork $f, r_s$                        | $(\mathbb{C}, (\mathbb{H}, \mathbb{R}), \mathbb{Q}\{t \leadsto (\mathbb{R}', f)\}, pc+1)$                                                                                          |
|                                      | $\text{if } \texttt{t} \notin dom(\mathbb{Q}), \texttt{t} \neq \mathbb{R}(rt),$                                                                                                    |
|                                      | and $\mathbb{R}' = \{\mathtt{r}_0 \rightsquigarrow \_, \dots, \mathtt{r}_{15} \rightsquigarrow \_, rt \rightsquigarrow \mathtt{t}, ra \rightsquigarrow \mathbb{R}(\mathtt{r}_s)\}$ |
| yield                                | $(\mathbb{C},(\mathbb{H},\mathbb{R}'),\mathbb{Q}'\setminus\{\mathtt{t}\},pc')$                                                                                                     |
|                                      | where $\mathbb{Q}' = \mathbb{Q}\{\mathbb{R}(rt) \leadsto (\mathbb{R}, pc+1)\}, t \in dom(\mathbb{Q}') \text{ and } \mathbb{Q}'(t) = (\mathbb{R}', pc')$                            |
| exit                                 | $(\mathbb{C},(\mathbb{H},\mathbb{R}'),\mathbb{Q}\setminus\{\mathtt{t}\},pc')$                                                                                                      |
|                                      | where $t \in dom(\mathbb{Q})$ and $\mathbb{Q}(t) = (\mathbb{R}', pc')$                                                                                                             |
| exit                                 | $(\mathbb{C},(\mathbb{H},\mathbb{R}),\mathbb{Q},pc)$ if $\mathbb{Q}=\emptyset$                                                                                                     |
| other $\iota$                        | $(\mathbb{C},\mathbb{S}',\mathbb{Q},pc')$                                                                                                                                          |
|                                      | where $\mathbb{S}' = NextS_{(pc,\iota)}(\mathbb{S})$ and $pc' = NextPC_{(\iota,\mathbb{S})}(pc)$                                                                                   |

Figure 5.7: Operational Semantics for the CMAP Machine

At a yield instruction, the current thread will give up the control of the machine. Its execution context is stored in  $\mathbb{Q}$ . The scheduler will pick one thread non-deterministically from the thread queue (which might be the yielding thread itself), restore its execution context, and execute it.

The exit instruction terminates the execution of the current thread and non-deterministically selects a thread from the thread queue. If the thread queue is empty, the currently running thread is the last thread in the system. The machine reaches a stuttering state, *i.e.*, the next program configuration is always the same with the current one.

### 5.3.2 Program Specifications

The specification constructs of CMAP are defined in Figure 5.8. As in SCAP, the specification  $\psi$  for the code heap contains pairs of code labels and the specifications  $\theta$  for the corresponding code blocks. The code block specification  $\theta$  is a quadruple (p,  $\hat{g}$ ,  $\mathbb{A}$ ,  $\mathbb{G}$ ). The assertion p is the precondition required to execute the code block. The local guarantee  $\hat{g}$ , as explained in Section 5.1.2, describes a valid state transition – it is safe for the current thread to yield control only after making a state transition specified by  $\hat{g}$ . We also assign a pair of  $\mathbb{A}$  and  $\mathbb{G}$  to each code block as part of its specification. As explained in Section 5.2.3,

| (CdSpec)     | $\theta$              | ::=   | $(p, \hat{g}, \mathbb{A}, \mathbb{G})$                                                                                                                          |
|--------------|-----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (CdHpSpec)   | $\psi$                | ::=   | $\{(\mathtt{f}_0,\theta_0),\ldots,(\mathtt{f}_n,\theta_n)\}$                                                                                                    |
| (StatePred)  | р                     | $\in$ | $State \rightarrow Prop$                                                                                                                                        |
| (Assumption) | $\mathbb{A}$          | $\in$ | $RegFile \rightarrow Memory \rightarrow Memory \rightarrow Prop$                                                                                                |
| (Guarantee)  | $\mathbb{G}, \hat{g}$ | $\in$ | $RegFile \rightarrow Memory \rightarrow Memory \rightarrow Prop$                                                                                                |
| (QSpec)      | Θ                     | ::=   | $\{\mathtt{t}_0 \rightsquigarrow (\mathtt{p}_0, \mathbb{A}_0, \mathbb{G}_0), \dots, \mathtt{t}_k \rightsquigarrow (\mathtt{p}_k, \mathbb{A}_k, \mathbb{G}_k)\}$ |

Figure 5.8: Specification Constructs of CMAP

the code block can be certified with respect to its own  $\mathbb{A}$  and  $\mathbb{G}$  without knowing which thread executes it. Here the  $\mathbb{A}$  and  $\mathbb{G}$  reflect knowledge of the dynamic thread environment at the time the instruction sequence is executed. Assumptions and guarantees (*e.g.*,  $\mathbb{A}$ ,  $\mathbb{G}$  and  $\hat{g}$ ) are CiC terms with type *RegFile*  $\rightarrow$  *Memory*  $\rightarrow$  *Memory*  $\rightarrow$  Prop, *i.e.*, predicates over a register file and two data heaps. Assumptions and guarantees specify the behavior of threads by describing the change of shared memory. As mentioned in Section 5.2.2, they are parameterized over the register file, which contains the private data of threads.

We also define the specification  $\Theta$  of active threads in the thread queue  $\mathbb{Q}$ . Within  $\Theta$ , each triple (p, A, G) specifies a dynamic thread at the point when it yields the control or it is just created. The assertion p gives the constraint of the state when the thread gets control back to execute its remaining instructions. The assumption and guarantee used by the thread at the yield point are given by A and G. As we said in Section 5.2.1, the A and G of each dynamic thread may change during the lifetime of the thread. Notice that  $\Theta$  is not part of the program specification. It is used only in the soundness proof. also note that we do not need the local guarantee  $\hat{g}$  in specifications for threads in Q, because they need to fulfill the guarantee G and use G as the initial local guarantee when they are scheduled to resume execution.

### 5.3.3 Inference Rules

**Well-formed programs.** The following PROG rule shows the invariants that need to be maintained during program transitions.

$$\begin{split} \mathbb{S} &= (\mathbb{H}, \mathbb{R}) \quad \mathbf{t} = \mathbb{R}(\mathsf{rt}) \\ \psi \vdash \mathbb{C} : \psi \qquad \mathbf{p} \ \mathbb{S} \qquad \psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \, \mathsf{pc} : \ \mathbb{C}[\mathsf{pc}] \\ \\ \frac{\psi; \Theta; \hat{\mathbf{g}} \vdash \{(\mathbb{C}, \mathbb{S})\}\mathbb{Q} \quad \mathsf{NI}(\Theta\{\mathsf{t} \rightsquigarrow (\mathbf{p}, \mathbb{A}, \mathbb{G})\}, \mathbb{Q}\{\mathsf{t} \rightsquigarrow (\mathbb{R}, \mathsf{pc})\})}{\psi \vdash (\mathbb{C}, \mathbb{S}, \mathbb{Q}, \mathsf{pc})} (\mathsf{PROG}) \end{split}$$

The PROG rule requires that there be a quadruple  $(p, \hat{g}, \mathbb{A}, \mathbb{G})$  specifying the current code block. Also there exists a  $\Theta$  that specifies threads in  $\mathbb{Q}$ . As in CAP, we require that the code heap be well-formed with respect to  $\psi$ , the current program state satisfy p, and that it be safe to execute the code block  $\mathbb{C}[pc]$  given the specification  $\psi$  and  $(p, \hat{g}, \mathbb{A}, \mathbb{G})$ . Here  $\mathbb{C}[pc]$  is defined as:

$$\mathbb{C}[\mathtt{f}] = \left\{ \begin{array}{ll} \mathbb{C}(\mathtt{f}) & \text{ if } \mathbb{C}(\mathtt{f}) = \mathtt{j} \ \mathtt{f}' \ \text{ or } \mathbb{C}(\mathtt{f}) = \mathtt{exit} \\ \iota; \mathbb{C}[\mathtt{f}\!+\!1] & \text{ otherwise.} \end{array} \right.$$

In addition, we check that  $\mathbb{Q}$  satisfies the specification  $\Theta$ , given the code heap, the current state and the local guarantee for the remaining state transition the current thread needs to make before it yields. Also we enforce that assumptions and guarantees for the current thread and threads in  $\mathbb{Q}$  implies non-interference.

The non-interference assertion  $NI(\Theta, \mathbb{Q})$  requires that each dynamic thread be compatible with all the other. It is formally defined as:

$$\operatorname{NI}(\Theta, \mathbb{Q}) \triangleq \forall \mathsf{t}_i, \mathsf{t}_j \in dom(\Theta). \forall \mathbb{H}, \mathbb{H}'.$$
$$\mathsf{t}_i \neq \mathsf{t}_j \to \mathbb{G}_i \ \mathbb{R}_i \ \mathbb{H} \ \mathbb{H}' \to \mathbb{A}_j \ \mathbb{R}_j \ \mathbb{H} \ \mathbb{H}'$$
(5.1)

where  $(\neg, \mathbb{A}_i, \mathbb{G}_i) = \Theta(\mathsf{t}_i), (\neg, \mathbb{A}_j, \mathbb{G}_j) = \Theta(\mathsf{t}_j), (\mathsf{r}_i, \neg) = \mathbb{Q}(\mathsf{t}_i) \text{ and } (\mathsf{r}_j, \neg) = \mathbb{Q}(\mathsf{t}_j).$ 

**Well-formed dynamic threads.** The DTHRDS rule ensures each dynamic thread in  $\mathbb{Q}$  is in good shape with respect to the specification  $\Theta$ , the current program state  $\mathbb{S}$ , and the transition  $\hat{g}$  that the current thread need do before other threads can take control.

$$\begin{aligned} (\mathbb{R}_{k},\mathsf{pc}_{k}) &= \mathbb{Q}(\mathsf{t}_{k}), \quad (\mathsf{p}_{k},\mathbb{A}_{k},\mathbb{G}_{k}) = \Theta(\mathsf{t}_{k}), \quad \text{for all } \mathsf{t}_{k} \in dom(\mathbb{Q}) \\ \forall \mathbb{H},\mathbb{H}'. \mathsf{p}_{k} \ (\mathbb{H},\mathbb{R}_{k}) \to \mathbb{A}_{k} \ \mathbb{R}_{k} \ \mathbb{H} \ \mathbb{H}' \to \mathsf{p}_{k} \ (\mathbb{H}',\mathbb{R}_{k}) \\ \forall \mathbb{H}'. \ \hat{\mathsf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \mathsf{p}_{k} \ (\mathbb{H}',\mathbb{R}_{k}) \\ \psi \vdash \{(\mathsf{p}_{k},\mathbb{G}_{k},\mathbb{A}_{k},\mathbb{G}_{k})\} \ \mathsf{pc}_{k}: \ \mathbb{C}[\mathsf{pc}_{k}] \\ \hline \psi; \Theta; \ \hat{\mathsf{g}} \vdash \{(\mathbb{C},(\mathbb{H},\mathbb{R}))\}\mathbb{Q} \end{aligned}$$
(DTHRDS)

The first line gives the specification of each thread when it reaches a yield point, and its execution context. The premise in line 2 requires that if it is safe for a thread to take control at certain state, it should be also safe to do so after any state transition satisfying its assumption. Note that the state transition will not affect the thread-private data in  $\mathbf{r}_k$ . The next premise describes the relationship between the local guarantee of the current thread and the preconditions of other threads. For any transitions starting from the current state  $(\mathbb{H}, \mathbf{r})$ , as long as it satisfies  $\hat{\mathbf{g}}$ , it should be safe for other threads to take control at the result state. The last line requires that for each thread its remainder instruction sequence must be well formed. Note we use  $\mathbb{G}_k$  as the local guarantee because after yield, a thread starts a new "atomic transition" described by its global guarantee.

**Well-formed code heap.** The CDHP rule is similar to the well-formed code heap rules in CAP or SCAP: a code heap is well formed if every instruction sequence is well-formed with respect to its corresponding specification in  $\psi$ .

$$\frac{\text{for all } (f,\theta) \in \psi' : \qquad \psi \vdash \{\theta\} f : \mathbb{C}(f)}{\psi \vdash \mathbb{C} : \psi'} \text{ (CDHP)}$$

**Thread creation.** The FORK rule describes constraints on new thread creation, which enforces the non-interference between the new thread and existing threads.

$$\begin{split} &(\mathbf{f}', (\mathbf{p}', \mathbb{G}', \mathbb{A}', \mathbb{G}')) \in \psi \\ &\mathbb{A} \Rightarrow \mathbb{A}'' \quad \mathbb{G}'' \Rightarrow \mathbb{G} \quad (\mathbb{A} \vee \mathbb{G}'') \Rightarrow \mathbb{A}' \quad \mathbb{G}' \Rightarrow (\mathbb{G} \wedge \mathbb{A}'') \\ &\forall \mathbb{R}, \mathbb{H}, \mathbb{R}', \mathbb{H}'. \ (\mathbb{R}(\mathsf{rt}) \neq \mathbb{R}'(\mathsf{rt}) \wedge \mathbb{R}(\mathbf{r}_s) = \mathbb{R}'(\mathsf{ra})) \to \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \to \hat{\mathbf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \mathbf{p}' \ (\mathbb{H}', \mathbb{R}') \\ &\forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. \ \mathbf{p}' \ (\mathbb{H}, \mathbb{R}) \to \mathbb{A}' \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \mathbf{p}' \ (\mathbb{H}, \mathbb{R}') \\ &\frac{\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}'', \mathbb{G}'')\} \ \mathbf{f} + 1 : \mathbb{I}}{\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \ \mathbf{f} : \ \mathsf{fork} \ \mathbf{f}', \mathbf{r}_s; \mathbb{I}} \end{split}$$
(FORK)

As explained in Section 5.2.1, the parent thread can change its specification to reflect the change of the environment. To maintain the non-interference invariant, constraints between specifications of the parent and child threads have to be satisfied, as described in Lemma 5.4. Here we enforce these constraints by premises in line 2, where  $(\mathbb{A} \vee \mathbb{G}'') \Rightarrow \mathbb{A}'$ is the shorthand for:

$$\forall \mathbb{H}, \mathbb{H}', \mathbb{H}'', \mathbb{R}, \mathbb{R}'. p (\mathbb{H}, \mathbb{R}) \to \mathbb{R}(\mathsf{rt}) \neq \mathbb{R}'(\mathsf{rt}) \to \mathbb{R}(\mathsf{r}_s) = \mathbb{R}'(\mathsf{ra})$$
$$\to (\mathbb{A} \lor \mathbb{G}'') \mathbb{R} \; \mathbb{H}' \; \mathbb{H}'' \to \mathbb{A}' \; \mathbb{R}' \; \mathbb{H}' \; \mathbb{H}''$$

and  $\mathbb{G}' \Rightarrow (\mathbb{G} \wedge \mathbb{A}'')$  for:

$$\forall \mathbb{H}, \mathbb{H}', \mathbb{R}', \mathbb{R}, \mathbb{R}'. p (\mathbb{H}, \mathbb{R}) \to \mathbb{R}(\mathsf{rt}) \neq \mathbb{R}'(\mathsf{rt}) \to \mathbb{R}(\mathsf{r}_s) = \mathbb{R}'(\mathsf{ra})$$
$$\to \mathbb{G}' \mathbb{R}' \mathbb{H}' \mathbb{H}'' \to (\mathbb{G} \land \mathbb{A}'') \mathbb{R} \mathbb{H}' \mathbb{H}''$$

Above non-interference checks use the extra knowledge that:

- the new thread id is different with its parent's, *i.e.*,  $\mathbb{R}(\mathsf{rt}) \neq \mathbb{R}'(\mathsf{rt})$ ;
- the argument of the new thread comes from the parent's register r<sub>s</sub>, *i.e.*, R(r<sub>s</sub>) = R'(ra);
- the parent's register file satisfies the precondition, *i.e.*, p (ℍ, ℝ).

In most cases, the programmer can just pick  $(\mathbb{A} \vee \widehat{\mathbb{G}'})$  and  $(\mathbb{G} \wedge \widehat{\mathbb{A}'})$  as  $\mathbb{A}''$  and  $\mathbb{G}''$  respectively, where  $\widehat{\mathbb{G}'}$  and  $\widehat{\mathbb{A}'}$  are instantiations of  $\mathbb{G}'$  and  $\mathbb{A}'$  using the value of the child's argument.

The premise in line 3 says that after the current thread completes the transition described by  $\hat{g}$ , it should be safe for the new thread to take control with its new register file ( $\mathbb{R}'$ ), whose relationship between the parents register file  $\mathbb{R}$  is satisfied.

The next premise requires that the precondition p' for the new thread is stable with respect to its assumption  $\mathbb{A}'$ . Therefore, the new thread can be scheduled to run after any number of state transitions, as long as each of them satisfies  $\mathbb{A}'$ .

The last premise checks the well-formedness of the remainder instruction sequence. Since the fork instruction does not change states, we need not change the precondition p and ĝ.

### Yielding and termination.

$$\begin{array}{l} \forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. \ \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \to \mathbb{A} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \mathbf{p} \ (\mathbb{H}, \mathbb{R}') \quad \forall \mathbb{R}, \mathbb{H}. \ \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \to \hat{\mathbf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H} \\ \\ \hline \psi \vdash \{(\mathbf{p}, \mathbb{G}, \mathbb{A}, \mathbb{G})\} \ \mathbf{f} + 1 : \ \mathbb{I} \\ \hline \psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \ \mathbf{f} : \ \mathbf{yield}; \mathbb{I} \end{array}$$
(YIELD)

The YIELD rule requires that it is safe for the yielding thread to take back control after any state transition satisfying the assumption  $\mathbb{A}$ . Also the current thread cannot yield until it completes the required state transition, *i.e.*, an identity transition satisfies the local guarantee  $\hat{g}$ . Lastly, one must certify the remainder instruction sequence with the local guarantee reset to  $\mathbb{G}$ .

$$\frac{\forall \mathbb{R}, \mathbb{H}. p (\mathbb{H}, \mathbb{R}) \rightarrow \hat{g} \mathbb{R} \mathbb{H} \mathbb{H}}{\psi \vdash \{(p, \hat{g}, \mathbb{A}, \mathbb{G})\} f : exit; \mathbb{I}}$$
(EXIT)

The EXIT rule is simple: it is safe for the current thread to terminate its execution only after it finishes the required transition described by  $\hat{g}$ , which is an identity transition. The rest

of the current block following exit will not be executed, so we do not need to check its well-formedness.

### Other instructions.

$$\begin{split} \iota \in \{ \mathsf{addu} \, \mathbf{r}_d, \mathbf{r}_s, \mathbf{r}_t, \, \mathsf{addiu} \, \mathbf{r}_d, \mathbf{r}_s, \mathbf{w}, \, \mathsf{subu} \, \mathbf{r}_d, \mathbf{r}_s, \mathbf{r}_t, \, \mathsf{lw} \, \mathbf{r}_d, \mathbf{w}(\mathbf{r}_s), \, \mathsf{sw} \, \mathbf{r}_t, \mathbf{w}(\mathbf{r}_s) \}, \mathbf{r}_d \notin \{\mathsf{rt}, \mathsf{ra}\} \\ p \Rightarrow p' \circ \mathsf{NextS}_{(\mathbf{f},\iota)} \qquad \forall \mathbb{S}, \mathbb{S}'. \, p \, \mathbb{S} \to \hat{g}' \, \mathsf{NextS}_{(\mathbf{f},\iota)}(\mathbb{S}) \, \mathbb{S}' \to \hat{g} \, \mathbb{S} \, \mathbb{S}' \\ \\ \frac{\mathbb{A} \Rightarrow \mathbb{A}' \circ \mathsf{NextS}_{(\mathbf{f},\iota)} \qquad \mathbb{G}' \circ \mathsf{NextS}_{(\mathbf{f},\iota)} \Rightarrow \mathbb{G} \qquad \psi \vdash \{(p', \hat{g}', \mathbb{A}', \mathbb{G}')\} \, \mathbf{f} + 1 : \mathbb{I} \\ \\ \frac{\psi \vdash \{(p, \hat{g}, \mathbb{A}, \mathbb{G})\} \, \mathbf{f} : \, \iota; \mathbb{I}} \qquad (\mathsf{SIMP}) \end{split}$$

The SIMP rule covers the verification of instruction sequences starting with a simple command such as an arithmetic instruction or a memory operation instruction. We require that the program not update registers rt and ra. In these cases, one must find an intermediate precondition  $(p', \hat{g}', \mathbb{A}', \mathbb{G}')$  under which the remainder instruction sequence I is well-formed.

The intermediate assertion p' must hold on the updated machine state, and the intermediate guarantee  $\hat{g}'$  applied to the updated machine state must be no weaker than the current guarantee  $\hat{g}$  applied to the current state. Recall the definition of  $p \Rightarrow p' \circ \text{NextS}_{(\mathbf{f},\iota)}$ in Equaiton 3.1 (Section 3.1.1).

Since  $\mathbb{A}$  and  $\mathbb{G}$  are parameterized over  $\mathbb{R}$ , which will be changed by the instruction  $\iota$ , we may change  $\mathbb{A}$  and  $\mathbb{G}$  to ensure the assumption does not become stronger and the guarantee does not become weaker. Here we use  $\mathbb{A} \Rightarrow \mathbb{A}' \circ \text{NextS}_{(\mathbf{f},\iota)}$  as a short hand for:

$$\begin{aligned} \forall \mathbb{R}_0, \mathbb{R}_1, \mathbb{H}_0, \mathbb{H}_1. \ \mathbf{p} \ (\mathbb{H}_0, \mathbb{R}_0) \land (\mathsf{NextS}_{(\texttt{f}, \iota)}(\mathbb{H}_0, \mathbb{R}_0) = (\mathbb{H}_1, \mathbb{R}_1)) \\ & \rightarrow \forall \mathbb{H}, \mathbb{H}'. \ \mathbb{A} \ \mathbb{R}_0 \ \mathbb{H} \ \mathbb{H}' \rightarrow \mathbb{A}' \ \mathbb{R}_1 \ \mathbb{H} \ \mathbb{H}' \end{aligned}$$

The definition for  $\mathbb{G}' \circ \mathsf{NextS}_{(\mathtt{f},\iota)} \Rightarrow \mathbb{G}$  is similar.

$$\begin{aligned} & (\mathbf{f}', \ (\mathbf{p}', \hat{\mathbf{g}}', \mathbb{A}', \mathbb{G}')) \in \psi \\ & \mathbf{p} \Rightarrow \mathbf{p}' \quad \mathbb{A} \Rightarrow \mathbb{A}' \quad \mathbb{G}' \Rightarrow \mathbb{G} \\ & \frac{\forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. \ \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \rightarrow \hat{\mathbf{g}}' \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \rightarrow \hat{\mathbf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}'}{\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \ \mathbf{f} : \ \mathbf{j} \ \mathbf{f}'} \ (\mathbf{J}) \end{aligned}$$

The J rule checks the specification of the target instruction sequence. As mentioned before, each instruction sequence can have its own specification, independent of the thread that will jump to it. It is safe for a thread to execute an instruction sequence as long as executing the instruction sequence does not require a stronger assumption than the thread's assumption  $\mathbb{A}$ , nor does it break the guarantee  $\mathbb{G}$  of the thread.

$$\begin{split} (\mathbf{f}', (\mathbf{p}', \hat{\mathbf{g}}', \mathbb{A}', \mathbb{G}')) &\in \psi \quad \mathbb{A} \Rightarrow \mathbb{A}' \quad \mathbb{G}' \Rightarrow \mathbb{G} \\ \forall \mathbb{S}. \mathbf{p} \ \mathbb{S} \to (\mathbb{S}.\mathbb{R}(\mathbf{r}_s) > 0) \to \mathbf{p}' \ \mathbb{S} \\ \forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \to (\mathbb{R}(\mathbf{r}_s) > 0) \to \hat{\mathbf{g}}' \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \hat{\mathbf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \\ \forall \mathbb{S}. \mathbf{p} \ \mathbb{S} \to (\mathbb{S}.\mathbb{R}(\mathbf{r}_s) \leq 0) \to \mathbf{p}'' \ \mathbb{S} \\ \forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \to (\mathbb{R}(\mathbf{r}_s) \leq 0) \to \hat{\mathbf{g}}'' \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \hat{\mathbf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \\ \frac{\psi \vdash \{(\mathbf{p}'', \hat{\mathbf{g}}', \mathbb{A}, \mathbb{G})\} \ \mathbf{f} + 1: \ \mathbb{I}}{\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \ \mathbf{f} : \ \mathbf{b} \mathbf{g} \mathbf{t} \mathbf{z} \ \mathbf{r}_s, \mathbf{f}'; \mathbb{I}} \qquad (BGTZ) \\ (\mathbf{f}', (\mathbf{p}', \hat{\mathbf{g}}', \mathbb{A}', \mathbb{G}')) \in \psi \quad \mathbb{A} \Rightarrow \mathbb{A}' \quad \mathbb{G}' \Rightarrow \mathbb{G} \\ \forall \mathbb{S}. \mathbf{p} \ \mathbb{S} \to (\mathbb{S}.\mathbb{R}(\mathbf{r}_s) = \mathbb{S}.\mathbb{R}(\mathbf{r}_t)) \to \mathbf{p}' \ \mathbb{S} \\ \forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \to (\mathbb{R}(\mathbf{r}_s) = \mathbb{R}(\mathbf{r}_t)) \to \hat{\mathbf{g}}' \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \hat{\mathbf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \\ \forall \mathbb{S}. \ \mathbf{p} \ \mathbb{S} \to (\mathbb{S}.\mathbb{R}(\mathbf{r}_s) \neq \mathbb{S}.\mathbb{R}(\mathbf{r}_t)) \to \mathbf{p}'' \ \mathbb{S} \\ \forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. \mathbf{p} \ (\mathbb{H}, \mathbb{R}) \to (\mathbb{R}(\mathbf{r}_s) \neq \mathbb{R}(\mathbf{r}_t)) \to \hat{\mathbf{g}}'' \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \hat{\mathbf{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \\ \psi \vdash \{(\mathbf{p}'', \hat{\mathbf{g}}'', \mathbb{A}, \mathbb{G})\} \ \mathbf{f} + 1: \ \mathbb{I} \\ \frac{\psi \vdash \{(\mathbf{p}'', \hat{\mathbf{g}}'', \mathbb{A}, \mathbb{G})\} \ \mathbf{f} + 1: \ \mathbb{I}}{\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \ \mathbf{f} : \ \mathbf{b} \mathbf{q} \ \mathbf{r}_s, \mathbf{r}_t, \mathbf{f}'; \mathbb{I}} \qquad (BEQ) \end{split}$$

Rules for conditional branching instructions are similar to the J rule, which are straightforward to understand.

### 5.3.4 Soundness of CMAP

The soundness of CMAP inference rules with respect to the operational semantics of the machine is established following the syntactic approach of proving type soundness [99]. From the "progress" and "preservation" lemmas, we can guarantee that, given a well-formed program under compatible assumptions and guarantees, the current instruction sequence will be able to execute without getting "stuck". As before, we define  $\mathbb{P} \mapsto^n \mathbb{P}'$  as the relation of *n*-step program transitions. The soundness of CMAP is formally stated as Theorem 5.7.

### Lemma 5.5 (Progress)

For all  $\psi$  and  $\mathbb{P}$ , if  $\psi \vdash \mathbb{P}$ , then there exists  $\mathbb{P}'$  such that  $\mathbb{P} \longmapsto \mathbb{P}'$ .

Proof. We prove the lemma by case analysis of all  $\iota$  at pc. If  $\iota$  is one of add, sub, movi, fork, exit, or yield instructions, the program can always make a step by the definition of the operational semantics. If  $\iota$  is a ld or st instruction, the side conditions for making a step, as defined by the operational semantics, are established by the SIMP rule. If  $\iota$  is bgt, beq, or jd, the operational semantics may fetch a code block from the code heap; such a code block exists by the inversion of the CDHP rule.

#### Lemma 5.6 (Preservation)

For all  $\psi$ ,  $\mathbb{P}$  and  $\mathbb{P}'$ , if  $\psi \vdash \mathbb{P}$  and  $\mathbb{P} \mapsto \mathbb{P}'$ , then we have  $\psi \vdash \mathbb{P}'$ .

kwProof. Suppose  $\mathbb{P} = (\mathbb{C}, (\mathbb{H}, \mathbb{R}), \mathbb{Q}, pc)$ . Let  $t = \mathbb{R}(rt)$ . By the assumption  $\psi \vdash \mathbb{P}$  and the inversion of the PROG rule, we know that there exist p,  $\hat{g}$ ,  $\mathbb{A}$ ,  $\mathbb{G}$  and  $\Theta$  such that

- 1.  $\psi \vdash \mathbb{C} : \psi$ ;
- 2. p S;
- 3.  $\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \mathsf{pc} : \mathbb{C}[\mathsf{pc}];$
- 4.  $\psi; \Theta; \hat{\mathbf{g}} \vdash \{(\mathbb{C}, \mathbb{S})\}\mathbb{Q};$

5.  $NI(\Theta{t \rightsquigarrow (p, A, G)}, Q{t \rightsquigarrow (R, pc)})$  (see Section 5.3.3 for the definition of NI).

We prove the lemma by case analysis over  $\mathbb{C}[pc]$ . Here we only give the detailed proof of cases where  $\mathbb{C}[pc]$  starts with fork or yield. Proofs for the rest of cases are trivial.

Case  $\mathbb{C}[pc] = \text{fork } f, r_s; \mathbb{I}$ .

By the operational semantics, we know that  $\mathbb{P}' = (\mathbb{C}, \mathbb{S}, \mathbb{Q}\{t' \rightsquigarrow (\mathbb{R}', f)\}, pc+1)$ , where  $t' \notin dom(\mathbb{Q}), t' \neq t$ , and  $\mathbb{R}' = \{r_0 \rightsquigarrow \_, \dots, r_{15} \rightsquigarrow \_, rt \rightsquigarrow t, ra \rightsquigarrow \mathbb{R}(r_s)\}$ . According to 3 and the inversion of the FORK rule, we know that there exist p',  $\mathbb{A}', \mathbb{G}', \mathbb{A}''$  and  $\mathbb{G}''$  such that

f.1  $(f, (p', \mathbb{G}', \mathbb{A}', \mathbb{G}')) \in \psi;$ 

f.2 
$$\mathbb{A} \Rightarrow \mathbb{A}'', \mathbb{G}'' \Rightarrow \mathbb{G}, (\mathbb{A} \lor \mathbb{G}'') \Rightarrow \mathbb{A}', \text{and } \mathbb{G}' \Rightarrow (\mathbb{G} \land \mathbb{A}'');$$

- $\mathrm{f.3} \ \forall \mathbb{R}, \mathbb{H}, \mathbb{R}', \mathbb{H}'. \ (\mathbb{R}(\mathsf{rt}) \neq \mathbb{R}'(\mathsf{rt}) \land \mathbb{R}(\mathtt{r}_s) = \mathbb{R}'(\mathsf{ra})) \to \mathtt{p} \ (\mathbb{H}, \mathbb{R}) \to \hat{\mathtt{g}} \ \mathbb{R} \ \mathbb{H} \ \mathbb{H}' \to \mathtt{p}' \ (\mathbb{H}', \mathbb{R}');$
- f.4  $\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}'', \mathbb{G}'')\} \mathbf{pc} + 1 : \mathbb{I};$

f.5 
$$\forall \mathbb{R}, \mathbb{H}, \mathbb{H}'. p'(\mathbb{H}, \mathbb{R}) \rightarrow \mathbb{A}' \mathbb{R} \cong \mathbb{H}' \rightarrow p'(\mathbb{H}, \mathbb{R}')$$

Then we let  $\Theta' = \Theta\{t' \rightsquigarrow (p', \mathbb{G}', \mathbb{A}', \mathbb{G}')\}.$ 

According to the PROG rule, to prove  $\psi \vdash \mathbb{P}'$ , we need to prove the following:

- ψ ⊢ ℂ:ψ, which trivially follows 1. Since ℂ never changes, we will omit the proof of it in the following cases;
- p S, which follows 2;
- $\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}'', \mathbb{G}'')\} \mathbf{pc} + 1 : \mathbb{I}, \text{ which follows f.4.}$
- ψ;Θ'; ĝ ⊢ {(ℂ, S)}ℚ{t'→(ℝ', f)}. By 4 and the inversion of the DTHRDS rule, we need to check the following for the new thread t':

- $\forall \mathbb{H}'. \hat{g} \mathbb{R} \mathbb{H} \mathbb{H}' \rightarrow p' (\mathbb{H}', \mathbb{R}').$  By 2, and f.3.
- $NI(\Theta' \{t \rightsquigarrow (p, \mathbb{A}, \mathbb{G})\}, \mathbb{Q}' \{t \rightsquigarrow (\mathbb{R}, pc)\})$ , where  $\mathbb{Q}' = \mathbb{Q} \{t' \rightsquigarrow (\mathbb{R}', f)\}$ . By 2, 5, f.2, and Lemma 5.4.

Case  $\mathbb{C}[pc] = yield; \mathbb{I}$ .

By the operational semantics, we know that  $\mathbb{P}' = (\mathbb{C}, (\mathbb{H}, \mathbb{R}'), \mathbb{Q}' \setminus \{t'\}, pc')$ , where  $\mathbb{Q}' = \mathbb{Q}\{t \rightsquigarrow (\mathbb{R}, pc+1)\}, t' \in dom(\mathbb{Q}') \text{ and } (\mathbb{R}', pc') = \mathbb{Q}'(t').$ 

If t' = t, the yield instruction is like a no-op instruction. The proof is trivial. So we just consider the case that  $t' \in dom(\mathbb{Q})$  and  $(\mathbf{r}', \iota') = \mathbb{Q}(t')$ .

By 4 we know that there exist p', g' and G' such that  $(p', \mathbb{A}', \mathbb{G}') = \Theta(t')$ . We let  $\Theta' = (\Theta\{t \rightsquigarrow (p, \mathbb{A}, \mathbb{G})\}) \setminus \{t'\}$ . According to the PROG rule, to prove  $lspec \vdash \mathbb{P}'$ , we need to prove:

• p (𝔄, r').

By 4 and the inversion of the DTHRDS rule, we know that  $\forall \mathbb{H}'. \hat{g} \mathbb{R} \mathbb{H} \mathbb{H}' \to p' (\mathbb{H}', \mathbb{R}')$ , also by 2, 3 and the inversion of the YIELD rule we get  $\hat{g} \mathbb{R} \mathbb{H} \mathbb{H}$ . Therefore we can prove  $p' (\mathbb{H}, \mathbf{r}')$ .

- $\psi \vdash \{(p', \mathbb{G}', \mathbb{A}', \mathbb{G}')\} \mathbb{C}[pc']$ . By 4 and the inversion of the DTHRDS rule.
- ψ; Θ'; 𝔅' ⊢ {(𝔅, (𝔄, r'))}𝔅' \ {t'} (where 𝔅' = 𝔅{t→(𝔅, pc+1)} and t' ≠ t). To prove this, we only check the following for the yielding thread:
  - → 𝔄𝔄, 𝔄'. 𝑔 (𝔄, 𝔅) → 𝔅 𝔅 𝔄 𝔄 𝔄' → 𝑔 (𝔄', 𝔅). This follows 3 and the inversion of the YIELD rule.
  - $\psi \vdash \{(p, \mathbb{G}, \mathbb{A}, \mathbb{G})\} pc+1 : \mathbb{I}$ . This follows 3 and the inversion of the YIELD rule.
  - → ∀H'. G' R' H H' → p (H', R). By 5 we know ∀H', H".G' r' H' H" → A r H' H".
    Therefore, we only need prove: ∀H".A H H" → p (H", r). By 3, the inversion of the YIELD rule, and 2 we get it.

•  $NI(\Theta' \{t' \rightsquigarrow (p', \mathbb{A}', \mathbb{G}')\}, \mathbb{Q} \{t \rightsquigarrow r, pc+1)\})$ , which follows 5. Note that  $\mathbb{Q} \{t \rightsquigarrow r, pc+1)\}) = (\mathbb{Q}' \setminus \{t'\}) \{t' \rightsquigarrow (r', pc')\}$ , where  $\mathbb{Q}' = \mathbb{Q} \{t \rightsquigarrow (\mathbb{R}, pc+1)\}$ and  $(\mathbb{R}', pc') = \mathbb{Q}'(t')$ .

Case other cases, the proof is trivial. The whole proof is formalized in Coq [31]. From the progress and preservation lemmas, we can prove that execution of  $\mathbb{P}$  would never get stuck as long as  $\mathbb{P}$  satisfy the global invariant formalized by the PROG rule, *i.e.*,  $\psi \vdash \mathbb{P}$ . *More importantly*, the global invariant holds over every intermediate machine configuration during execution, from which we can derive rich properties of programs. In the following soundness theorem, we show the support of partial correctness. In addition to non-stuckness, the soundness theorem says that the assertions specified in  $\psi$  holds when the corresponding code labels are reached through jump or branch instructions.

### Theorem 5.7 (Soundness)

For all  $n, \psi$  and  $\mathbb{P}$ , if  $\psi \vdash \mathbb{P}$ , then there exists  $\mathbb{P}'$  such that  $\mathbb{P} \mapsto^n \mathbb{P}'$ . Also, suppose  $\mathbb{P}' = (\mathbb{C}, \mathbb{S}, \mathbb{Q}, pc)$ , we have

- (1) if  $\mathbb{C}(pc) = j f$ , then there exist p,  $\hat{g}$ ,  $\mathbb{A}$  and  $\mathbb{G}$  such that  $(f, (p, \hat{g}, \mathbb{A}, \mathbb{G})) \in \psi$  and p  $\mathbb{S}$ ;
- (2) if C(pc) = beq r<sub>s</sub>, r<sub>d</sub>, f and S.R(r<sub>s</sub>) = S.R(r<sub>d</sub>), then there exist p, ĝ, A and G such that (f, (p, ĝ, A, G)) ∈ ψ and p S;
- (3) if  $\mathbb{C}(pc) = bgtz r_s$ , f and  $\mathbb{S}.\mathbb{R}(r_s) > 0$ , then there exist p,  $\hat{g}$ , A and G such that  $(f, (p, \hat{g}, \mathbb{A}, \mathbb{G})) \in \psi$  and p S.

Proof. The proof is very simple. By doing induction over *n* and applying the progress and preservation lemmas, we can prove a conclusion stronger than non-stuckness, *i.e.*, we can prove  $\psi \vdash \mathbb{P}'$  in addition to the existence of  $\mathbb{P}'$ . Then propositions (1), (2) and (3) become trivial by inversion of the PROG rule.

# 5.4 Examples

### 5.4.1 Unbounded Dynamic Thread Creation

In Figure 5.3 we showed a small program main2 which spawns child threads within a while loop. This kind of unbounded dynamic thread creation cannot be supported using the cobegin/coend structure. We show how such a program is specified and verified using our logic. To simplify the specification, we trivialize the function f and g and let f(i) = i and  $g(x, _) = x + 1$ .

We assume the high-level program works in a preemptive mode. Figure 5.9 shows the CMAP implementation, where yield instructions are inserted to simulate the preemption. This also illustrates that our logic is general enough to simulate the preemptive thread model.

To certify the safety property of the program, the programmer needs to find a specification for the code heap. In Figure 5.9 we show definitions of assertions that are used to specify the program. Proof sketches are also inserted in the program. Following our convention set in Chapter 4, we use the register name r and [1] to represent values contained in r and the memory location 1, respectively. We also use primed representations r' and [1]' to represent values in the resulting state of a state transition (*i.e.*, the second argument of  $\hat{g}$ ,  $\mathbb{A}$  and  $\mathbb{G}$ ).

The following formulae show the specifications of code heap, and the initial memory and program counter pc.

$$\begin{split} \psi &\triangleq \{ \text{ (main, (True, \mathbb{G}_0, \mathbb{A}_0, \mathbb{G}_0) ),} \\ &\quad (\texttt{chld}, (\texttt{p}, \mathbb{G}, \mathbb{A}, \mathbb{G}) ), \\ &\quad (\texttt{loop}, (\texttt{p}', \mathbb{G}_1, \mathbb{A}_1, \mathbb{G}_1) ), \\ &\quad (\texttt{cont}, (\texttt{p}_3, \mathbb{G}_3, \mathbb{A}_3, \mathbb{G}_3) ) \\ &\quad \} \end{split}$$

$$\begin{split} \mathbf{p} &\triangleq 0 \leq \mathbf{\$ra} < 100 \qquad \mathbb{A} \triangleq [\mathbf{data} + \mathbf{\$ra}] = [\mathbf{data} + \mathbf{\$ra}]' \\ \mathbb{G} &\triangleq \forall i.((0 \leq i < 100) \land (i \neq \mathbf{\$ra})) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \\ \mathbb{A}_0 &\triangleq \forall i.(0 \leq i < 100) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \qquad \mathbb{G}_0 \triangleq \mathsf{True} \\ \mathbb{A}_1 &\triangleq \forall i.((0 \leq i < 100) \land (i \geq \mathbf{\$r}_1)) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \\ \mathbb{G}_1 &\triangleq \forall i.((0 \leq i < 100) \land (i < \mathbf{\$r}_1)) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \\ \mathbb{A}_2 &\triangleq \forall i.((0 \leq i < 100) \land (i > \mathbf{\$r}_1)) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \\ \mathbb{G}_2 &\triangleq \forall i.((0 \leq i < 100) \land (i > \mathbf{\$r}_1)) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \\ \mathbb{G}_2 &\triangleq \forall i.((0 \leq i < 100) \land (i \leq \mathbf{\$r}_1)) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \\ \mathbb{A}_3 &\triangleq \mathsf{True} \qquad \mathbb{G}_3 &\triangleq \forall i.(0 \leq i < 100) \rightarrow ([\mathbf{data} + i] = [\mathbf{data} + i]') \end{split}$$

 $\begin{array}{cccc} \mathbf{A}_{3} = & \mathsf{frue} & \mathbb{G}_{3} = & \forall i.(0 \le i < 100) \rightarrow ([\mathsf{data}+i] = [\mathsf{data}+i]) \\ \mathbf{p}' \triangleq & (0 \le \$\mathbf{r}_{1} < 100) \land (\$\mathbf{r}_{2} = 1) \land (\$\mathbf{r}_{3} = 100) & \mathbf{p}_{3} \triangleq & \$\mathbf{r}_{1} = 100 \end{array}$ 

```
main: -\{(True, \mathbb{G}_0, \mathbb{A}_0, \mathbb{G}_0)\}\
            addiu $r<sub>1</sub>, $r<sub>0</sub>, 0
            addiu $r<sub>2</sub>, $r<sub>0</sub>, 1
            addiu $r<sub>3</sub>, $r<sub>0</sub>, 100
                                                                          \mathtt{chld}: -\{(\mathtt{p}, \mathbb{G}, \mathbb{A}, \mathbb{G})\}
            jloop
                                                                                       addiu r_1, r_0, data
loop: -\{(p', \mathbb{G}_1, \mathbb{A}_1, \mathbb{G}_1)\}\
                                                                                       yield
            beq r_1, r_3, cont
                                                                                       addu r_1, r_1, r_1
            yield
                                                                                       yield
                                                                                       lw \$r_2, 0(\$r_1)
            sw \$r_1, data(\$r_1)
            yield
                                                                                      yield
            fork chld, $r<sub>1</sub>
                                                                                       addiu $r<sub>3</sub>, $r<sub>0</sub>, 1
             -\{(p', \mathbb{G}_1, \mathbb{A}_2, \mathbb{G}_2)\}
                                                                                      yield
                                                                                       addu $r<sub>2</sub>, $r<sub>2</sub>, $r<sub>3</sub>
            yield
            addu r_1, r_1, r_2
                                                                                      vield
             -\{(p', \mathbb{G}_1, \mathbb{A}_1, \mathbb{G}_1)\}
                                                                                       sw \$r_2, 0(\$r_1)
            yield
                                                                                       exit
            j loop
cont: -\{(p_3, \mathbb{G}_3, \mathbb{A}_3, \mathbb{G}_3)\}
```

. . .

### Figure 5.9: Loop: the CMAP program

Initial 
$$\mathbb{H} \triangleq \{ \texttt{data} \leadsto \_, \dots, \texttt{data} + 99 \leadsto \_ \}$$
  
Initial pc  $\triangleq$  main

For each child thread, it is natural to assume that no other threads will touch its share of the data entry and guarantee that other threads' data entry will not be changed, as specified by  $\mathbb{A}$  and  $\mathbb{G}$ . For the main thread, it assumes at the beginning that no other threads in the environment will change any of the data entries ( $\mathbb{A}_0$ ).

Specifying the loop body is not easy. We need to find a loop invariant  $(p', \mathbb{G}_1, \mathbb{A}_1, \mathbb{G}_1)$  to attach to the code label loop. At first glance,  $\mathbb{A}_1$  and  $\mathbb{G}_1$  can be defined the same as  $\mathbb{A}_3$  and  $\mathbb{G}_3$ , respectively. However, this does not work because our FORK rule requires  $\mathbb{G} \Rightarrow \mathbb{G}_1$ , which cannot be satisfied. Instead, our  $\mathbb{A}_1$  and  $\mathbb{G}_1$  are polymorphic over the loop index  $\mathbf{r}_0$ , which reflects the composition of the changing thread environments. At the point that a new child thread is forked but the value of  $\mathbf{r}_0$  has not been changed to reflect the environment change, we explicitly change the assumption and guarantee to  $\mathbb{A}_2$  and  $\mathbb{G}_2$ . When the value of  $\mathbf{r}_0$  is increased, we cast  $\mathbb{A}_2$  and  $\mathbb{G}_2$  back to  $\mathbb{A}_1$  and  $\mathbb{G}_1$ .

### 5.4.2 The Readers-Writers Problem

Our logic is general enough to specify and verify general properties of concurrent programs. In this section, we give a simple solution of the readers-writers problem and show that there is no race conditions. This example also shows how P/V operations and lock primitives can be implemented and specified in CMAP.

Figure 5.10 shows the C-like pseudo code for readers and writers. Note that this simple code just ensures that there is no race conditions. It does not ensure fairness. Verification of liveness properties is part of our future work. We assume that 100 readers and writers will be created by a main thread. The main thread and its specification will be very similar to the main program shown in the previous section, so we omit it here and just focus on the readers and writers code. The array of rf and wf are not necessary for the implementation. They are introduced as auxiliary variables just for specification and verification purpose.

```
Variables :
                                              reader(int x){
  int[100] rf, wf;
                                                 while(true){
  int cnt, writ, l, v;
                                                    lock_acq(1);
Initially :
                                                      if (cnt = 0) \{
  rf[i] = wf[i] = 0, 0 \le i < 100;
                                                         P(writ);
  \mathtt{cnt} = 0 \land \mathtt{writ} = 1 \land \mathtt{l} = 0;
                                                      }
                                                      cnt := cnt + 1;
                                                      rf[x] := 1;
writer(int x){
                                                   lock_rel(1);
  while(true){
                                                   read v ...
     P(writ);
                                                   lock_acq(1);
     wf[x] := 1;
                                                      rf[x] := 0;
     write v ...
                                                      cnt := cnt - 1;
                                                      if(cnt = 0){
     wf[x] := 0;
                                                         V(writ);
                                                      }
     V(writ);
  }
                                                    lock_rel(1);
}
                                              }}
```

Figure 5.10: Readers & writers : the high-level program

```
p_writ(f) : -{}
acq(f):-\{\}
                                                                                 yield
          yield
                                                                                 addiu $r1, $r0, writ
          addiu r_1, r_0, l
                                                                                 lw \$r_2, 0(\$r_1)
          lw \$r_2, 0(\$r_1)
                                                                                 beq r_2, r_0, p_writ
          bgtz $r<sub>2</sub>, acq
                                                                                 sw \$r_0, 0(\$r_1)
          sw $rt, 0($r<sub>1</sub>)
                                                                                 j f
          jf
                                                                  v_writ(f) : -{}
rel(f):-\{\}
                                                                                 addiu r_1, r_0, 1
          yield
                                                                                 addiu $r<sub>2</sub>, $r<sub>0</sub>, writ
          sw $r_0, l($r_0)
                                                                                 sw \$r_1, 0(\$r_2)
          jf
                                                                                 jf
```



| reader : | $\begin{array}{l} -\{(\texttt{p_1},\texttt{\hat{g}},\mathbb{A}_{\texttt{r}},\mathbb{G}_{\texttt{r}})\}\\ JD\; \texttt{acq}(\texttt{cont_1}) \end{array}$                                                                                                                                                                                                                                                                                                                                             | cont_3:                                              | $\begin{split} &-\{(p_7, \hat{g}, \mathbb{A}_r, \mathbb{G}_r)\}\\ &\text{yield}\\ &\text{sw}\$r_0, \texttt{rf}(\$ra) \end{split}$                                                                                                                                                                                                                                                                                             |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cont_1:  | $\begin{split} &-\{(\texttt{p}_2, \hat{\texttt{g}}, \mathbb{A}_r, \mathbb{G}_r)\}\\ &\text{yield}\\ &\text{lw}\$\texttt{r}_2, \texttt{cnt}(\$\texttt{r}_0)\\ &\text{yield}\\ &\text{beq}\$\texttt{r}_2, \$\texttt{r}_0, \texttt{getw}\\ &\text{j}\texttt{inc\_cnt} \end{split}$                                                                                                                                                                                                                      |                                                      | yield<br>$lw \$r_2, cnt(\$r_0)$<br>yield<br>addiu $\$r_3, \$r_0, 1$<br>subu $\$r_2, \$r_2, \$r_3$<br>sw $\$r_2, cnt(\$r_0)$<br>yield                                                                                                                                                                                                                                                                                          |
| getw:    | $\begin{array}{l} -\{(\texttt{p}_3, \texttt{\hat{g}}, \mathbb{A}_r, \mathbb{G}_r)\} \\ \texttt{JD} \ \texttt{p\_writ}(\texttt{inc\_cnt}) \end{array}$                                                                                                                                                                                                                                                                                                                                                |                                                      | beq $r_2, r_0, relw$<br>$-\{(p_8, \hat{g}, \mathbb{A}_r, \mathbb{G}_r)\}$<br>JD rel(reader)                                                                                                                                                                                                                                                                                                                                   |
| inc_cnt: | $\begin{split} &-\{(\mathbf{p}_{4},\hat{\mathbf{g}},\mathbb{A}_{r},\mathbb{G}_{r})\}\\ &\text{yield}\\ &\text{lw}\$r_{2},\text{cnt}(\$r_{0})\\ &\text{yield}\\ &\text{addiu}\$r_{3},\$r_{0},1\\ &\text{addu}\$r_{2},\$r_{2},\$r_{3}\\ &\text{sw}\$r_{2},\text{cnt}(\$r_{0})\\ &\text{yield}\\ &\text{addiu}\$r_{1},\$r_{0},1\\ &\text{sw}\$r_{1},\text{rf}(\$r_{0})\\ &-\{(\mathbf{p}_{5},\hat{\mathbf{g}},\mathbb{A}_{r},\mathbb{G}_{r})\}\\ &\text{JD}\texttt{rel}(\texttt{cont}_{2}) \end{split}$ | <pre>relw:<br/>cont_4:<br/>writer:<br/>cont_5:</pre> | $\begin{split} &-\{(p_9, \hat{g}, \mathbb{A}_r, \mathbb{G}_r)\}\\ \text{yield}\\ &JD \text{ v_writ}(\text{cont_4})\\ &-\{(p_8, \hat{g}, \mathbb{A}_r, \mathbb{G}_r)\}\\ &JD \text{ rel}(\text{reader})\\ \\ &-\{(p_{10}, \hat{g}, \mathbb{A}_w, \mathbb{G}_w)\}\\ &JD \text{ p_writ}(\text{cont_5})\\ &-\{(p_{11}, \hat{g}_1, \mathbb{A}_w, \mathbb{G}_w)\}\\ &addiu \$r_1, \$r_0, 1\\ \\ &addiu \$r_1, \$r_0, 1 \end{split}$ |
| cont_2:  | $\begin{split} &-\{(\mathbf{p}_6, \hat{\mathbf{g}}, \mathbb{A}_r, \mathbb{G}_r)\}\\ &\text{yield}\\ &\cdots\\ &\text{yield}\\ &-\{(\mathbf{p}_6, \hat{\mathbf{g}}, \mathbb{A}_r, \mathbb{G}_r)\}\\ &\text{JD} \operatorname{acq}(\operatorname{cont}_3) \end{split}$                                                                                                                                                                                                                                 |                                                      | $\begin{split} & \text{sw } \$r_1, \texttt{wf}(\$ra) \\ & \text{yield} \\ & \dots \\ & \text{yield} \\ & \text{sw } \$r_0, \texttt{wf}(\$ra) \\ & -\{(\texttt{p}_{11}, \texttt{\hat{g}}_2, \mathbb{A}_\texttt{w}, \mathbb{G}_\texttt{w})\} \\ & \text{JD } \texttt{v\_writ}(\texttt{writer}) \end{split}$                                                                                                                     |

| Figure 3.12. Reducis & writers . the CMAF program |
|---------------------------------------------------|
|---------------------------------------------------|

 $inv_1 \triangleq ([1] = 0) \rightarrow (\sum_i [\texttt{rf} + i]) = [\texttt{cnt}] \quad inv_2 \triangleq (\sum_i [\texttt{wf} + i]) \le 1$  $inv_3 \triangleq ((\sum_i [wf+i]) = 1) \rightarrow ([cnt] = 0 \land [writ] = 0)$  $inv_4 \triangleq ([writ] = 1) \rightarrow ([cnt] = 0)$   $Inv \triangleq inv_1 \wedge inv_2 \wedge inv_3 \wedge inv_4$  $idr \triangleq \forall i. [rf+i] = [rf+i]'$  $idr_1(i) \triangleq \forall j. \ (i \neq j) \rightarrow ([\mathbf{rf}+j] = [\mathbf{rf}+j]') \qquad idr_2(i) \triangleq [\mathbf{rf}+i] = [\mathbf{rf}+i]'$  $idw \triangleq \forall i. [wf+i] = [wf+i]'$  $idw_1(i) \triangleq \forall j. \ (i \neq j) \rightarrow ([\mathbf{wf}+j] = [\mathbf{wf}+j]') \qquad idw_2(i) \triangleq [\mathbf{wf}+i] = [\mathbf{wf}+i]'$  $\mathbb{A}_r \triangleq idr_2([\$ra]) \land (([\texttt{rf}+\$ra]=1) \to [\texttt{v}] = [\texttt{v}]') \land ([\texttt{l}] = \$rt \to [\texttt{cnt}] = [\texttt{cnt}]')$  $\mathbb{G}_r \triangleq idw \land idr_1(\mathfrak{ra}) \land ([\mathtt{v}] = [\mathtt{v}]') \land ([\mathtt{l}] \notin \{\mathfrak{rt}, 0\} \to [\mathtt{cnt}] = [\mathtt{cnt}]')$  $\mathbb{A}_w \triangleq idw_2(\$ra) \land (([wf + \$ra] = 1) \rightarrow [v] = [v]')$  $\mathbb{G}_w \triangleq idr \wedge idw_1(\mathtt{sra}) \wedge (([\mathtt{writ}] = 0 \land [\mathtt{wf} + \mathtt{sra}] = 0) \rightarrow [\mathtt{v}] = [\mathtt{v}]')$  $\hat{\mathbf{g}} \triangleq \lambda \mathbb{R}, \mathbb{H}, \mathbb{H}'. \mathbb{H} = \mathbb{H}'$  $\hat{\mathbf{g}}_1 \triangleq \lambda \mathbb{R}, \mathbb{H}, \mathbb{H}'. \mathbb{H}\{\mathtt{wf} + \mathtt{sra} \rightarrow 1\} = \mathbb{H}'$  $\hat{\mathbf{g}}_2 \triangleq \lambda \mathbb{R}, \mathbb{H}, \mathbb{H}'. \mathbb{H}\{\texttt{writ} \rightsquigarrow 1\} = \mathbb{H}'$  $\mathbf{p}_1 \triangleq ([\mathbf{rf} + \mathbf{\$ra}] = 0) \land ([\mathbf{l}] \neq \mathbf{\$rt}) \land Inv$  $\mathbf{p}_2 \triangleq ([\mathbf{rf} + \mathbf{sra}] = 0) \land ([\mathbf{l}] = \mathbf{srt}) \land Inv$  $\mathbf{p}_3 \triangleq \mathbf{p}_2 \wedge ([\texttt{cnt}] = 0) \wedge \mathit{Inv}$  $\mathbf{p}_4 \triangleq \mathbf{p}_2 \land ([\texttt{writ}] = 0) \land Inv$  $\mathbf{p}_5 \triangleq ([\mathtt{rf} + \mathtt{\$ra}] = 1) \land ([\mathtt{l}] = \mathtt{\$rt}) \land Inv$  $\mathbf{p}_6 \triangleq ([\texttt{rf} + \texttt{sra}] = 1) \land ([\texttt{l}] \neq \texttt{srt}) \land ([\texttt{cnt}] > 0) \land Inv$  $\mathbf{p}_7 \triangleq ([\mathtt{rf} + \mathtt{sra}] = 1) \land ([\mathtt{l}] = \mathtt{srt}) \land ([\mathtt{cnt}] > 0) \land Inv$  $\mathbf{p}_8 \triangleq ([\mathbf{l}] = \mathbf{rt}) \land ([\mathbf{rf} + \mathbf{ra}] = 0) \land Inv$  $\mathbf{p}_{\mathbf{q}} \triangleq ([\mathbf{l}] = \mathbf{\$rt}) \land ([\mathbf{rf} + \mathbf{\$ra}] = 0) \land ([\mathbf{writ}] = 0) \land ([\mathbf{cnt}] = 0) \land Inv$  $p_{10} \triangleq ([wf + ra] = 0) \land Inv$  $\mathbf{p}_{11} \triangleq ([\texttt{wf} + \texttt{$\texttt{sra}}] = 0) \land ([\texttt{writ}] = 0) \land ([\texttt{cnt}] = 0) \land Inv$ 

Figure 5.13: Program specifications

Figure 5.12 shows the CMAP implementation of the high-level pseudo code. Yielding is inserted at all the intervals of the atomic operations of the high-level program. The lock primitives and P/V operations, as shown in Figure 5.11, are implemented as program macros parameterized by the return label. They will be instantiated and inlined in the proper position of the code. We introduce a pseudo instruction JD to represent the inlining of the macro.

We define the global invariant and reader/writer's assumptions and guarantees in Figure 5.13. The code heap specifications are embedded in the code as annotations, as shown in Figure 5.12. Specifications of lock primitives and P/V operations are given at places they are inlined. Definitions of assertions and local guarantees used in code heap specifications are shown in Figure 5.13.

The assertion  $inv_1$  says that out of the critical section protected by the lock, the value of the counter cnt is always consistent and reflects the number of the readers that can read the value of v;  $inv_2$  says at one time there is at most one writer that can change the value of v; while  $inv_3$  and  $inv_4$  states the relationship between the counter cnt, the semaphore variable writ and the actual number of writers that can write the data, which must be maintained to ensure the mutual exclusive access between readers and writers. The program invariant *Inv*, which is the conjunction of the four, must be satisfied at any step of the execution.

The assumptions and guarantees of readers and writers are parameterized by their thread id (in rt) and thread argument (in ra). The reader assumes ( $A_r$ ) that if it has the right to read the data v (*i.e.*, rf[ra] = 1), nobody can change the data. Also, if it owns the lock, nobody else can change the value of the counter. Finally, it assumes its auxiliary variable rf[ra] will never be changed by others. Readers guarantee ( $\mathbb{G}_r$ ) that they will never change the shared data v and auxiliary variables of other threads, and it will not revise the counter unless it owns the lock. Writers' assumption ( $A_w$ ) and guarantee ( $\mathbb{G}_w$ ) are defined in a similar way to ensure the non-interference.

```
Variables:
  nat m, n;
  nat[2] flag;
                                           void gcd(int x){
Main:
                                              while (m \neq n){
  \mathbf{m} := \alpha; \quad \mathbf{n} := \beta;
                                                 if((m > n)\&\&(x = 0))
  flag[0] := 0;
                                                   m := m - n;
  fork(gcd, 0);
                                                 else if ((m < n)\&\&(x = 1))
  flag[1] := 0;
                                                   n := n - m;
                                              }
  fork(gcd, 1);
  while (!flag[0])
                                              flag[x] := 1;
     yield;
                                            }
  while (!flag[1])
     yield;
  post proc...
```

Figure 5.14: GCD: high-level program

### 5.4.3 Partial Correctness of A Lock-Free Program

Figure 5.15 and 5.16 give the CMAP implementation of the Euclidean algorithm to compute the greatest common divisor (GCD) of  $\alpha$  and  $\beta$ , stored at locations m and n initially. This is a lock-free algorithm, *i.e.*, no synchronization is required to ensure the non-interference even if atomic operations are machine instructions. To show the lockfree property, we insert yield instructions at every program point of the chld thread (some yield instructions are omitted in the main thread for clarity).

In Figure 5.17 we show definitions of assertions used to specify the program. The following formulae show the (partial) specifications of the code heap, and the initial memory and instruction sequence.

$$\begin{split} \psi &\triangleq \{ (\texttt{main}, (\mathsf{True}, \mathbb{G}_0, \mathbb{A}_0, \mathbb{G}_0)), (\texttt{chld}, (\texttt{p}_2 \land \texttt{p}_8, \mathbb{G}_g, \mathbb{A}_g, \mathbb{G}_g)), \dots \} \\ \text{Initial} & \mathbb{H} \triangleq \{\texttt{m} \rightsquigarrow \_, \texttt{n} \rightsquigarrow \_, \texttt{flag} \rightsquigarrow \_, (\texttt{flag} + 1) \rightsquigarrow \_\} \\ \text{Initial } \texttt{pc} \triangleq \texttt{main} \end{split}$$

The partial correctness of the gcd algorithm is inferred by the fact that  $p_2$  is established at the entry point and  $\mathbb{G}_q$  is satisfied.

 $\begin{array}{l} \texttt{main}: -\{(\texttt{True}, \mathbb{G}_0, \mathbb{A}_0, \mathbb{G}_0)\} \\ \texttt{j begn} \\ \texttt{begn}: -\{(\texttt{True}, \mathbb{G}_0, \mathbb{A}_0, \mathbb{G}_0)\} \\ \texttt{addiu} \ \texttt{$\texttt{r}_1}, \texttt{$\texttt{$\texttt{r}_0}, \alpha} \\ \texttt{sw} \ \texttt{$\texttt{$\texttt{r}_1}, \texttt{$\texttt{m}(\texttt{$\texttt{s}_0})$} \\ \texttt{yield} \\ \texttt{addiu} \ \texttt{$\texttt{$\texttt{s}\texttt{r}_1, \texttt{$\texttt{m}(\texttt{$\texttt{s}_0})$} \\ \texttt{yield} \\ \texttt{addiu} \ \texttt{$\texttt{$\texttt{s}\texttt{r}_1, \texttt{n}(\texttt{$\texttt{s}\texttt{r}_0})$} \\ \texttt{yield} \\ \texttt{addiu} \ \texttt{$\texttt{$\texttt{s}\texttt{r}_1, \texttt{n}(\texttt{$\texttt{s}\texttt{r}_0})$} \\ \texttt{yield} \\ \texttt{addiu} \ \texttt{$\texttt{$\texttt{s}\texttt{r}_1, \texttt{$\texttt{s}\texttt{r}_0, \texttt{f}\texttt{lag}$} \\ \texttt{sw} \ \texttt{$\texttt{$\texttt{s}\texttt{r}_0, \texttt{0}(\texttt{$\texttt{s}\texttt{r}_1})$} \\ \texttt{yield} \\ \texttt{fork chld}, \texttt{$\texttt{$\texttt{s}\texttt{r}_0}$} \end{array}$ 

Figure 5.15: GCD: the main thread

 $\mathtt{chld}:-\{(\mathtt{p}_2\wedge \mathtt{p}_8,\mathbb{G}_{\mathtt{g}},\mathbb{A}_{\mathtt{g}},\mathbb{G}_{\mathtt{g}})\}$ j gcd  $\texttt{gcd}: \ -\{\texttt{p}_2 \land \texttt{p}_8\}$ yield  $lw \$r_1, m(\$r_0)$ yield  $-\{\mathtt{p}_2 \land \mathtt{p}_{10}\}$  $lw \$r_2, n(\$r_0)$ yield  $-\{\mathtt{p_2}\wedge\mathtt{p_{11}}\}$ beq  $r_1, r_2, done$ yield subu  $r_3, r_1, r_2$ yield bgtz \$r<sub>3</sub>, calc<sub>1</sub> yield j calc<sub>2</sub> done :  $-\{p_1 \land p_2 \land p_8\}$ yield addiu \$r<sub>1</sub>, \$r<sub>0</sub>, 1 yield  $sw \$r_1, flag(\$ra)$ exit

 $\texttt{calc}_1:-\{\texttt{p}_2 \land \texttt{p}_{12}\}$ yield beq  $r_0$ ,  $r_a$ ,  $cld_1$ yield j loop  $\texttt{cld}_1: \ -\{\texttt{p}_2 \land \texttt{p}_{13}\}$ yield sw  $r_3, m(r_0)$ yield j loop  $\texttt{calc}_2:-\{\texttt{p}_2\wedge\texttt{p}_{14}\}$ yield addiu \$r<sub>3</sub>, \$r<sub>0</sub>, 1 yield beq  $r_3$ ,  $r_3$ ,  $cld_2$ yield j loop  $\texttt{cld}_2: \ -\{\texttt{p}_2 \land \texttt{p}_{15}\}$ yield subu  $r_3, r_2, r_1$ yield  $sw $r_3, n($r_0)$ yield jloop

Figure 5.16: GCD: the chld thread

$$\begin{split} & \text{id}_1 \triangleq [\texttt{m}] = [\texttt{m}' \quad \text{id}_2 \triangleq [\texttt{n}] = [\texttt{n}]' \\ & \text{id}_3 \triangleq ([\texttt{flag}+0] = [\texttt{flag}+0]') \land ([\texttt{flag}+1] = [\texttt{flag}+1]') \\ & \mathbb{G}_0 \triangleq \texttt{True} \qquad \mathbb{A}_0 \triangleq \texttt{id}_1 \land \texttt{id}_2 \land \texttt{id}_3 \\ & \text{p} \triangleq \texttt{id}_2 \land ([\texttt{m}] > [\texttt{n}] \rightarrow (\texttt{GCD}([\texttt{m}], [\texttt{n}]) = \texttt{GCD}([\texttt{m}]', [\texttt{n}]'))) \land ([\texttt{m}] \leq [\texttt{n}] \rightarrow \texttt{id}_1) \\ & \text{p}' \triangleq \texttt{id}_1 \land ([\texttt{m}] < [\texttt{n}] \rightarrow (\texttt{GCD}([\texttt{m}], [\texttt{n}]) = \texttt{GCD}([\texttt{m}]', [\texttt{n}]'))) \land ([\texttt{m}] \geq [\texttt{n}] \rightarrow \texttt{id}_2) \\ & \mathbb{G}_g \triangleq ([\texttt{flag}+\texttt{sra}]' = 0 \rightarrow ((\texttt{sra} = 0 \land p) \lor (\texttt{sra} = 1 \land p'))) \\ \land ([\texttt{flag}+\texttt{sra}]' = 1 \rightarrow \mathbb{H} = \mathbb{H}') \\ \land ([\texttt{flag}+\texttt{sra}]' = 1 \rightarrow \mathbb{H} = \mathbb{H}') \\ \land ((\texttt{frlag}+\texttt{sra}]' = 0) \rightarrow (([\texttt{flag}+\texttt{sra}] = [\texttt{flag}+\texttt{sra}]') \\ \land ((\texttt{sra} = 0 \land p') \lor (\texttt{sra} = 1 \land p))) \\ & \mathbb{G}_1 \triangleq \mathbb{G}_0 \land ([\texttt{flag}+0]' = 0 \rightarrow (((\texttt{flag}+0) = [\texttt{flag}+0]') \land p')) \\ & \mathbb{A}_1 \triangleq \mathbb{A}_0 \lor (([\texttt{flag}+1] = [\texttt{flag}+1]') \land ([\texttt{flag}+0]' = 0 \rightarrow p) \\ \land (([\texttt{flag}+0]' = 1 \rightarrow \texttt{id}_1 \land \texttt{id}_2 \land [\texttt{m}' = [\texttt{n}]'))) \\ \land ((\texttt{flag}+0)' = 1 \rightarrow \texttt{H} = \mathbb{H}') \\ & \wedge ((\texttt{(flag}+0)' = 1 \rightarrow \texttt{id}_1 \land \texttt{id}_2 \land [\texttt{m}' = [\texttt{n}]'))) \\ \land (\texttt{(flag}+0)' = 1 \rightarrow \texttt{id}_1 \land \texttt{id}_2 \land [\texttt{m}' = [\texttt{n}]'))) \\ & \land (\texttt{(flag}+0)' = 1 \rightarrow \texttt{id}_1 \land \texttt{id}_2 \land [\texttt{m}' = [\texttt{n}]')) \\ \land (\texttt{(flag}+1)' = 0 \rightarrow ((\texttt{(flag}+1)' = 0 \rightarrow p') \\ \land (\texttt{(flag}+1)' = 1 \rightarrow \texttt{id}_1 \land \texttt{id}_2 \land [\texttt{m}' = [\texttt{n}]'))) \\ \land (\texttt{(flag}+1) = 1 \rightarrow \mathbb{H} = \mathbb{H}') \\ \land (\texttt{(flag}+1) = 0 \rightarrow \texttt{(flag}+1) = \texttt{n} \land \texttt{id}_1 \land \texttt{id}_2 \land [\texttt{m}' = \texttt{n}] \land \texttt{n} \texttt{id}_1 \land \texttt{n}_2 \land \texttt{n} \land \texttt{o} \texttt{id}_1 \land \texttt{n} \texttt{n} \land \texttt{n} \land \texttt{id}_1 \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{id}_1 \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{id}_1 \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{id}_1 \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{n} \land \texttt{id}_1 \land \texttt{n} \land \texttt{n}$$



Two child threads are created using the same static thread chld. They use thread arguments to distinguish their task. Correspondingly, the assumption  $\mathbb{A}_g$  and  $\mathbb{G}_g$  of the static thread chld also use the thread argument to distinguish the specification of different dynamic copies. The child thread does not change its assumption and guarantee throughout its lifetime. Therefore we omit  $\mathbb{A}_g$  and  $\mathbb{G}_g$  in the code heap specifications. Since we insert yield instructions at every program point, every local guarantee is simply  $\mathbb{G}_g$ , which is also omitted in the specifications.

At the data initiation stage, the main thread assumes no threads in the environment changes [m], [n] and the flags, and guarantees nothing, as shown in  $A_0$  and  $\mathbb{G}_0$  (see Figure 5.17). After creating child threads, the main thread changes its assumption and guarantee to reflect the changing environment. The new assumption is just the disjunction of the previous assumption and the guarantee of the new thread (instantiated by the thread id and thread argument), similarly the new guarantee is the conjunction of the previous guarantee and the new thread's assumption.

This example also shows how thread join can be implemented in CMAP by synchronization. We use one flag for each thread to indicate if the thread is alive or not. The assumptions and guarantees of the main thread also take advantages of these flags so that it can weaken its guarantee and strengthen its assumption after the child threads die.

## 5.5 Discussions and Summary

CMAP is proposed to certify multi-threaded assembly code with unbounded dynamic thread creations. The work is related to two directions of research: concurrency verification and PCC. The rely-guarantee method [59, 90, 93, 1, 38, 102] is one of the best studied technique for compositional concurrent program verification. However, most of the work on it are based on high-level languages or calculi, and none of them support unbounded dynamic thread creation. On the other hand, many PCC frameworks [72, 69, 6, 46, 101, 27, 102] have been proposed for machine/assembly code verification,

but most of them only support sequential code. The only intersection point of these two directions is the work on CCAP [102], which applies the R-G method at the assembly level to verify general concurrency properties, like mutual exclusion and deadlock-freedom. Unfortunately, CCAP does not support dynamic thread creation either.

Recently, O'Hearn and others [78, 14, 13] applied separation logic to reason about concurrent programs. Bornat et al. [13] showed how to verify the race-free property of a program solving the readers and writers problem, which is similar to the program presented in this paper. However, their work heavily depends on the higher-level language features, such as resources and conditional critical regions. As other traditional work on concurrency verification, they only support nested cobegin/coend structure. It is not clear how their technique can be applied to support assembly code verification with unbounded dynamic thread creation. The relationship between rely-guarantee reasoning and concurrent separation logic will be studied in Chapter 7.

A number of model checkers have been developed for concurrent software verification, but most of them only check programs with a fixed finite number of threads [53, 29, 48, 18, 41, 39]. The CIRC algorithm [49] supports unbounded number of threads, but it does not model the dynamic thread creation and the changing thread environment. Qadeer and Rehof [84] pointed out that verification of concurrent Boolean program with unbounded parallelism is decidable if the number of context switches is bounded, but they do not directly verify dynamic thread creation either. Given a context bound k, they reduce a dynamic concurrent program P to a program Q with k+1 threads and verify Qinstead. 3VMC [100] supports both unbounded number of threads and dynamic thread creation, but it is not based on the rely-guarantee method and does not support compositional verification.

Many type systems are also proposed to reason about concurrent programs [36, 37, 40, 42]. Unlike CMAP, which uses high-order predicate logic to verify general program properties, they are designed to automatically reason about specific properties of programs, like races, deadlocks and atomicity. Also, they do not directly generate proofs about pro-

gram properties. Instead, proofs are implicitly embedded in their soundness proofs.

CMAP extends previous work on R-G method and CCAP with dynamic thread creation. We unify the concepts of a thread's assumption/guarantee and its environment's guarantee/assumption, and allow a thread to change its assumption and guarantee to track the changing environment caused by dynamic thread creation. Code segments in CMAP can be specified and verified once and used in multiple threads with different assumptions and guarantees, therefore CMAP achieves better modularity than CCAP. Some practical issues, such as argument passing at thread creation, thread local data, and multiple invocation of one copy of thread code, are also discussed to support practical multithreaded programming. CMAP has been developed using the Coq proof assistant, along with a formal soundness proof and the verified example programs.

CMAP is designed as a general program logic for assembly level multi-threaded programs. Although directly specifying and proving CMAP programs may be daunting, it is simpler at the higher level, and it is possible to compile code and specifications at higher level down to CMAP code. Also, there are common concurrent idioms that would permit the assumption/guarantee to be generated automatically during compilation. For example, for critical sections protected by lock, the assumption is always like "nobody else will update the protected data if I am holding the lock..." (see Figure 5.13). Another scenario is illustrated by the example shown in Figure 5.3 and 5.9, where each thread is exclusively responsible for a single piece of global data. In these scenarios, the assumption is always like "nobody else will touch my share of data" and the guarantee is like "I will not update other threads' data". Automatically generating assumptions/guarantees and proofs for common idioms, and compiling higher level concurrent programs and specifications down to CMAP, will be our future work.

# Chapter 6

# **Applications of OCAP**

We have seen the embedding of TAL in OCAP in Chapter 3, and SCAP in OCAP in Chapter 4. In this chapter, we show OCAP's support of interoperability of different verification systems, which can be applied to link certified program modules at different abstraction levels. Applications presented here are derived from the joint work I have done with Zhaozhong Ni, Zhong Shao and Yu Guo [33].

## 6.1 Linking TAL with Certified Runtime

As discussed in Capter 3, TAL [69] treats memory allocation as an abstract primitive instruction that is not available in any real Instruction Set Architectures (ISAs). We cannot use TAL to certify implementations of memory allocation library because TAL enforces the invariant that types of values stored in data heap cannot change during program execution. Although the invariant of type-preserving memory update frees programmers from worrying about memory aliasing, it is too high-level to type-check the code implementing memory allocations, which does type-changing memory update. In order to solve this problem, we can augment TAL's type system with linearity and explicit control of memory aliasing [98], but this would make the type system more complicated and lose the abstraction in the original TAL. We take a different approach here: we still use



Figure 6.1: Interoperation with TAL and SCAP

TAL to certify code that does type-preserving memory update and enjoy the abstraction provided by TAL, but use SCAP to certify implementations of memory allocations. In TAL, we change the primitive instruction for memory allocation to a function call to the implementation, so we directly handle real machine code with no special instructions.

In this section, we use a simple function newpair to do memory allocation. The code for newpair is specified and certified in SCAP without knowing about the future interoperation with TAL. The client code is certified in TAL. There is also a TAL interface for newpair so that the call to newpair can be type-checked. Given our embedding of TAL and SCAP in OCAP and the corresponding interpretations, we can prove that the TAL interface for newpair is compatible with the SCAP interface. Linking of newpair with its client code is done in OCAP.

The tricky part is that TAL and SCAP have different views about machine states. As shown in Figure 6.1, TAL (the left side) only knows the heap reachable from the client code. It believes that newpair will magically generate a memory block of two-word size. The free list of memory blocks (FList) and other parts of the system resource is invisible to TAL code and types. SCAP (on the right side) only cares about operations over the free list. It does not know what the heap for TAL is. But when it returns, it has to ensure that the invariant in TAL is not violated. As we will show in this section, the way we use specification interpretations and our SCAP have nice support of memory polymorphism. They help us achieve similar effect of the frame rule in separation logic [80].

### 6.1.1 Certifying newpair in SCAP.

The newpair function takes no argument and returns a memory block of two-word size. The reference to the memory block is saved in the register  $\mathbf{r}_{30}$  as the return value. The callee-save registers are  $\mathbf{r}_1, \ldots, \mathbf{r}_9$ . The following code schema shows the implementation  $\mathbb{C}_{\text{scAP}}$  of newpair, which largely follows the malloc function certified by Yu *et al.* [101]. Since this chapter is focused on interoperations between different systems instead of illustrating the usage of individual system, we omit the actual code and its specification details here, which would not affect the linking in OCAP.

newpair:

Before we specify the newpair function in SCAP, we first define separation logic connectors in our meta-logic:

Following Yu *et al.*'s specification for malloc [101], we use an assertions FList to specify a well-formed list of free memory blocks maintained by newpair. The SCAP code specification for new pair is  $(\mathbf{p}_n,\mathbf{g}_n)$  where

$$\begin{split} \mathbf{p}_n &\triangleq \mathsf{FList} \\ \mathbf{g}_n &\triangleq (\forall \mathbf{r} \in \{\mathbf{r}_1, \dots, \mathbf{r}_9, \mathbf{r}_{31}\}, \mathbf{r} = \mathbf{r}') \land \\ & \left\{ \begin{matrix} \mathsf{FList} \\ \mathsf{FList} & \ast & (\mathbf{r}_{30}' \mapsto \_) \ \ast \ (\mathbf{r}_{30}' + 1 \mapsto \_) \end{matrix} \right\} \ast \mathsf{ID} \,. \end{split}$$

Recall that g in SCAP specifies the guarantee of functions. We use r to represent the value of r in the first state (the current state), while the primed value r' means the value of r in the second state (the return state). Here the precondition  $p_n$  requires there is a well-formed list of free memory blocks in the heap. The guarantee  $g_n$  says the function will reinstate the value of callee-save registers and the return address before it returns. Also, as shown in Figure 6.1, the original FList is split into a smaller FList and a memory block of two-word size. It is also important to see that  $g_n$  requires that the rest of the memory is unchanged. Therefore, execution of newpair would not break invariants established in TAL over the part of the memory accessible from client code.

The specification for the code heap  $\mathbb{C}_{SCAP}$  containing the newpair function is as follows:

$$\psi_s \triangleq \{(\text{newpair}, (\mathbf{p}_n, \mathbf{g}_n)), \dots\}.$$

After newpair is specified in SCAP, we would have the SCAP derivation for the following SCAP judgment:

$$\psi_s \vdash \{(\mathbf{p}_n, \mathbf{g}_n)\} \, \text{newpair} : \, \mathbb{I}_{\text{newpair}} \tag{6.1}$$

where  $\mathbb{I}_{newpair} = \mathbb{C}_{SCAP}[newpair]$ .

### 6.1.2 Certifying the caller in TAL.

The following code schema ( $\mathbb{C}_{TAL}$ ) shows part of the code for the caller getm. Code following the jal instruction is labeled by cont, which is passed to newpair as the return address. When we reach the label cont, we know the register  $r_{30}$  points to a pair of fresh memory cells.

```
getm:
jal newpair
cont: ... ; r30 points to a pair
```

We use the following TAL code heap specification to type check the above code  $\mathbb{C}_{TAL}$ . In addition to specifications for getm and cont, newpair is also specified here, so that the function call to it can be type checked in TAL. In  $\psi_t$ , each code label is associated with one type, so we present it in the form of a partial mapping (which is a special form of binary relations).

$$\begin{split} \psi_t &\triangleq \{ \texttt{newpair} \rightsquigarrow [\alpha_1, \dots, \alpha_9]. \{ \texttt{r}_1 \rightsquigarrow \alpha_1, \dots, \texttt{r}_9 \rightsquigarrow \alpha_9, \\ & \texttt{r}_{31} \rightsquigarrow \forall []. \{ \texttt{r}_1 \rightsquigarrow \alpha_1, \dots, \texttt{r}_9 \rightsquigarrow \alpha_9, \texttt{r}_{30} \rightsquigarrow \langle \tau^0, \tau'^0 \rangle \} \}, \\ & \texttt{getm} \quad \rightsquigarrow [\dots]. \{ \texttt{r}_1 \rightsquigarrow \tau_1, \dots, \texttt{r}_9 \rightsquigarrow \tau_9, \dots \}, \\ & \texttt{cont} \quad \rightsquigarrow [\dots]. \{ \texttt{r}_1 \rightsquigarrow \tau_1, \dots, \texttt{r}_9 \rightsquigarrow \tau_9, \texttt{r}_{30} \rightsquigarrow \langle \tau^0, \tau'^0 \rangle \}. \end{split}$$

Recall that TAL types are defined in Figure 3.5. TAL uses register file types as preconditions for instruction sequences. From TAL's point of view (see Fig. 6.1), newpair takes no argument and returns a reference in  $\mathbf{r}_{30}$  pointing to two fresh memory cells with types  $\tau$ and  $\tau'$ . The tag 0 means they are uninitialized memory cells (see Section 3.5). Also values of callee-save registers have to be preserved, which is enforced by the polymorphic type.

After  $\mathbb{C}_{TAL}$  is certified in TAL, we get derivations for the following TAL judgments.

$$\psi_t \vdash \{\psi_t(\texttt{getm})\} \, \texttt{getm} : \, \mathbb{I}_{\texttt{getm}} \tag{6.2}$$

$$\psi_t \vdash \{\psi_t(\texttt{cont})\} \texttt{cont} : \mathbb{I}_{\texttt{cont}}$$
 (6.3)

where  $\mathbb{I}_{getm} = \mathbb{C}_{TAL}[getm]$  and  $\mathbb{I}_{cont} = \mathbb{C}_{TAL}[cont]$ .

### 6.1.3 Linking the caller and callee

So far, we have specified and certified the caller and callee independently in TAL and SCAP. When one of them is specified, we need no knowledge about the system in which the other is specified. Our next step is to link the caller and the callee in OCAP, given our previous embedding of TAL and SCAP in OCAP. We suppose the language ID for TAL and SCAP are  $\rho$  and  $\rho'$ , respectively.

Recall that the interpretation for TAL's register file types is  $[[_]]_{\mathcal{L}_{TAL}}^{(\rho,r)}$ , as defined by formula 3.13, where r is an open parameter specifying the invariant of data heap used by TAL's runtime systems. Here we use FList to instantiate r. Then we define  $\mathcal{D}_{TAL}$  as:

$$\mathcal{D}_{\text{TAL}} \triangleq \{ \rho \rightsquigarrow \langle \mathcal{L}_{\text{TAL}}, \, [[-]]_{\mathcal{L}_{\text{TAL}}}^{(\rho, \mathsf{FList})} \rangle \}.$$

The interpretation for SCAP specifications is  $[ [ _ - ] ]_{\mathcal{L}_{SCAP}}^{(p',\mathcal{D})}$  (see Section 4.6 for the definition), where  $\mathcal{D}$  is an open parameter describing verification systems in which the client code is certified. So we use  $\mathcal{D}_{TAL}$  to instantiate  $\mathcal{D}$  in this case. Then the language dictionary  $\mathcal{D}_{FULL}$  for both languages is:

$$\mathcal{D}_{\text{FULL}} \triangleq \mathcal{D}_{\text{TAL}} \cup \{ \rho' \rightsquigarrow \langle \mathcal{L}_{\text{SCAP}}, [[-]]_{\mathcal{L}_{\text{SCAP}}}^{(\rho', \mathcal{D}_{\text{TAL}})} \rangle \}.$$

Merging the code of the caller and the callee, we get:

Then we lift TAL and SCAP specifications to get the OCAP specification  $\Psi_{\text{FULL}}$  for  $\mathbb{C}_{\text{FULL}}$  (recall that (newpair,  $(p_n, g_n)) \in \psi_s$ ):

$$\begin{split} \Psi_{\text{FULL}} &\triangleq \{ (\text{ getm }, \langle \rho, \mathcal{L}_{\text{TAL}}, \psi_t(\text{getm}) \rangle ), \\ & (\text{ cont }, \langle \rho, \mathcal{L}_{\text{TAL}}, \psi_t(\text{cont}) \rangle ), \\ & (\text{ newpair, } \langle \rho', \mathcal{L}_{\text{SCAP}}, (\textbf{p}_n, \textbf{g}_n) \rangle ), \\ & (\text{ newpair, } \langle \rho, \mathcal{L}_{\text{TAL}}, \psi_t(\text{newpair}) \rangle ), \dots \}. \end{split}$$

To certify  $\mathbb{C}_{FULL}$ , we need to construct the proof for:

$$\mathcal{D}_{\text{FULL}}; \Psi_{\text{FULL}} \vdash \mathbb{C}_{\text{FULL}} : \Psi_{\text{FULL}}$$
(6.4)

By applying the OCAP CDHP rule, we need derivations for the well-formedness of each instruction sequence in OCAP. By the soundness of the embedding of TAL (Theorem 3.13) and the embedding of SCAP (Theorem 4.1), we can convert derivations (6.2), (6.3) and (6.1) to corresponding OCAP derivations for free. The only tricky part is to show the newpair code is well-formed with respect to the TAL specification, *i.e.*,

$$\mathcal{D}_{\text{FULL}} \vdash \{ \langle \mathbf{a} \rangle_{\Psi_{\text{FULL}}} \} \text{ newpair } : \mathbb{I}_{\text{newpair}}$$

$$\text{where } \mathbf{a} = \llbracket \langle \rho, \mathcal{L}_{\text{TAL}}, \psi_t(\text{newpair}) \rangle \rrbracket_{\mathcal{D}_{\text{FULL}}}.$$
(6.5)

To prove (6.5), we prove the following theorem, which says the TAL specification for newpair is compatible with the SCAP one under their interpretations. Then we apply the OCAP WEAKEN rule and get (6.5).

### Theorem 6.1

Let  $\mathbf{a} = [\![(\langle \rho, \mathcal{L}_{\mathrm{TAL}}, \psi_t(\texttt{newpair}) \ \rangle ]\!]_{\mathcal{D}_{\mathrm{FULL}}}$  , we have

$$\mathbf{a} \Rightarrow \llbracket \langle \rho', \mathcal{L}_{\mathrm{SCAP}}, (\psi_s(\texttt{newpair})) \rangle \rrbracket_{\mathcal{D}_{\mathrm{FULL}}}.$$

To prove Theorem 6.1, we need to prove the following lemmas:

### Lemma 6.2 (Heap Extension in TAL)

If  $\psi \vdash \mathbb{H}: \Phi, \psi; \Phi \vdash \mathbb{R}: \Gamma, 1 \notin dom(\Phi)$  and  $1 \notin \psi$ , then

- (1)  $\psi \vdash \mathbb{H}\{1 \leadsto w\}: \Phi\{1 \leadsto \tau^0\};$
- (2)  $\psi; \Phi\{1 \rightsquigarrow \tau^0\} \vdash \mathbb{R}: \Gamma.$



Figure 6.2: Concurrent Code at Different Abstraction Levels

### Lemma 6.3 (Register File Update)

If  $\psi$ ;  $\Phi \vdash \mathbb{R}$ :  $\Gamma$  and  $\psi$ ;  $\Phi \vdash w$ :  $\tau$ , then  $\psi$ ;  $\Phi \vdash \mathbb{R}\{\mathbf{r} \rightsquigarrow w\}$ :  $\Gamma\{\mathbf{r} \rightsquigarrow \tau\}$ .

Proof of Lemmas 6.2 and 6.3 are very similar to their counterparts in the original TAL [70]. The whole linking process has been formalized [31] in Coq.

# 6.2 Certified Threads and Scheduler

As an important application of OCAP, we show how to construct a fully certified package for concurrent code *without* putting the thread scheduler code into the trusted computing base, yet still support thread-modular verification.

### 6.2.1 The Problem

Almost all work on concurrency verification assumes built-in language constructs for concurrency, including the work for low-level code, such as CCAP by Yu and Shao [102] and and CMAP shown in Chapter 5.

The top part of Figure 6.2 shows a (fairly low-level) abstract machine with built-in support of threads. Each thread has its own program counter (pc). The index *i* points to the current running thread. This index and the pc of the corresponding thread decide the next instruction to be executed by the machine. The machine provides a primitive yield instruction. Executing yield will change the index *i* in a nondeterministic way, therefore the control is transferred to another thread. All threads share the data heap  $\mathbb{H}$  and the register file  $\mathbb{R}$ . The machine model is very similar to the one used in our CMAP, except that threads in this model also share the register file, *i.e.*, we do not save the register file as part of the execution context during context switching. It can be viewed as a simplified model of our CMAP machine.

As introduced in Chapter 5, the classic rely-guarantee method [59] allows concurrent code in such a machine to be certified in a thread modular way. The method assigns specifications  $\mathbb{A}$  and  $\mathbb{G}$  to each thread.  $\mathbb{A}$  and  $\mathbb{G}$  are predicates over a pair of states. They are used to specify state transitions. The guarantee  $\mathbb{G}$  specifies state transitions made by the specified thread between two yield points. The assumption  $\mathbb{A}$  specifies the expected state transition made by other threads while the specified thread is waiting for the processor. If all threads satisfy their specifications, the following non-interference property ensures proper collaboration between threads:

$$\operatorname{NI}[(\mathbb{A}_1, \mathbb{G}_1), \dots, (\mathbb{A}_n, \mathbb{G}_n)] \triangleq \mathbb{G}_i \Rightarrow \mathbb{A}_j \quad \forall i \neq j.$$

Note the definition of NI here is simpler than formula 5.1 in Chapter 5 because we do not need to handle thread-private register file here.

As explained in CMAP, to certify concurrent code, we prove that each thread fulfills

its guarantee as long as its assumption is satisfied. When we certify one thread, we do not need knowledge about other threads. Therefore we do not have to worry about the exponential state space.

However, this beautiful abstraction also relies on the built-in thread abstraction. In a single processor machine such as our TM (see Figure 2.1), there is no built-in abstractions for threads. As shown in the bottom part of Figure 6.2, we have multiple execution contexts saved in heap as the thread queue. Code  $\mathbb{C}_i$  calls the thread scheduler (implemented by  $\mathbb{C}_S$ ), which switches the current context (pc) with one in the thread queue and *jumps* to the pc saved in the selected context. All we have at this level is sequential code.

It is difficult to use the rely-guarantee method to certify the whole system consisting of  $\mathbb{C}_i$  and  $\mathbb{C}_S$ . We cannot treat  $\mathbb{C}_S$  as a special thread because the context-switching behavior cannot be specified unless first-class code pointers is supported. It is already very challenging to support first-class code pointers in a sequential setting [75], and we do not know any existing work supporting first-class code pointers in a rely-guarantee based framework for concurrent code. On the other hand, certifying all the code, including  $\mathbb{C}_i$ , as sequential code loses the abstraction of threads and the nice thread modularity provided by the rely-guarantee method.

In this section, we use a variation of CMAP to certify user thread code  $\mathbb{C}_i$ . The variation, called CMAP<sup>-</sup>, can be viewed as a simplified CMAP logic without considering thread creation, termination and thread-local register files. Each  $\mathbb{C}_i$  is specified and certified following the rely-guarantee method, as if it works at the high-level machine shown in Figure 6.2, although it actually runs at the low-level machine and thread yielding is achieved by calling the function  $\mathbb{C}_s$  that implements the scheduler instead of executing an abstract "yield" instruction. The scheduler code  $\mathbb{C}_S$  is certified as sequential code in SCAP. From SCAP point of view, the context switching is no more special than memory load and store, as we will show below. Then the certified code can be linked in OCAP. This twolevel approach also allows us to avoid treating code pointers stored in each thread context as first-class code pointers.



Figure 6.3: Current thread and the thread queue

### 6.2.2 Certifying The Scheduler Code in SCAP

User threads yield by calling the scheduler with the return address saved in register  $r_{31}$ . The scheduler will save  $r_{31}$  in the current context, put the context in the thread queue, pick another execution context, restore  $r_{31}$ , and finally return by jumping to  $r_{31}$ . Then the control is transferred to the selected thread.

We have made several simplifications in the above procedure: we do not save the register file in the thread context because it is shared by threads. Also threads do not have stacks. Data structures for the scheduler is thus very simple, as shown in Figure 6.3. Each thread context only contains the saved pc. The global constant tq points to the queue containing execution contexts of ready threads. The queue is organized as a linked list. We use TQ(tq, Q) to specify a well-formed linked list pointed by tq containing Q. Q is an abstract (nonempty) list of code labels  $[pc_1, ..., pc_n]$ . The global constant cth points to a node detached from the linked list. It contains the context of the current running thread and a dummy pointer pointing to the tail of the list.

The scheduler is then given the following specification  $(p_s, g_s)$ , where |Q| represents
$$\begin{array}{rcl} (StPred) & \mathbf{p}, \mathbf{q} & \in & State \to \mathsf{Prop} \\ (Assumption) & \mathbb{A} & \in & State \to State \to \mathsf{Prop} \\ (Guarant.) & \hat{\mathbf{g}}, \mathbb{G} & \in & State \to State \to \mathsf{Prop} \\ (CdSpec) & \theta & ::= & (\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G}) \\ (CHSpec) & \psi & ::= & \{(\mathbf{f}_0, \theta_0), \dots, (\mathbf{f}_n, \theta_n)\} \end{array}$$



the set of elements in the list Q.

$$\begin{split} \mathbf{p}_s \ &\triangleq \ \exists Q. \ (\texttt{cth} \mapsto \_) \ \ast \ (\texttt{cth} + 1 \mapsto \_) \ \ast \ \mathsf{TQ}(\texttt{tq}, Q) \ \ast \ \mathsf{True} \\ \mathbf{g}_s \ &\triangleq \ (\forall \mathbf{r} \in \mathbf{r}_0, \ldots \mathbf{r}_{30}.\mathbf{r} = \mathbf{r}') \land \\ \forall Q. \exists \mathsf{pc}_x \in |Q| \cup \{\mathbf{r}_{31}\}. \exists Q'. (|Q'| = |Q| \cup \{\mathbf{r}_{31}\} \setminus \{\mathsf{pc}_x\}) \land \\ \mathbf{r}_{31}' = \mathsf{pc}_x \land \begin{cases} (\texttt{cth} \mapsto \_) & \ast \ (\texttt{cth} + 1 \mapsto \_) \ \ast \ \mathsf{TQ}(\texttt{tq}, Q) \\ (\texttt{cth} \mapsto \mathsf{pc}_x) \ \ast \ (\texttt{cth} + 1 \mapsto \_) \ \ast \ \mathsf{TQ}(\texttt{tq}, Q') \end{cases} \\ \ast \ \mathsf{ID} \end{split}$$

The precondition  $p_s$  simply requires that there is a node and a well-formed ready queue in the heap. The guarantee  $g_s$  requires that, at the return point of the scheduler, the register file (except  $r_{31}$ ) be restored; a label  $pc_x$  be picked from Q (or it can still be old  $r_{31}$ ) and be saved in  $r_{31}$ ; the thread queue be well-formed; and the rest part of data heap not be changed. Note  $g_s$  leaves the scheduling strategy unspecified. As we can see, this SCAP specification for the scheduler code  $\mathbb{C}_S$  does not need any knowledge about the CMAP<sup>-</sup> logic.

#### 6.2.3 CMAP<sup>-</sup> for User Thread Code

The code specifications in CMAP<sup>-</sup> is also a quadruple  $(p, \hat{g}, \mathbb{A}, \mathbb{G})$ , as shown in Figure 6.4.  $\mathbb{A}$ ,  $\mathbb{G}$  and  $\hat{g}$  have similar meanings as their counterparts in CMAP, except that they are now predicates over a pair of program states in our low level machine shown in Chapter 2. As usual, p is a predicate over the current state.

We use  $\mathcal{L}_{CMAP^-}$  to represent the type of  $\theta$  (in CiC). The following lift function converts

 $\psi \vdash \mathbb{C} : \psi'$ 

(Well-formed code heap)

$$\frac{\text{for all } (\mathbf{f}, \theta) \in \psi': \quad \psi \vdash \{\theta\} \, \mathbf{f} : \, \mathbb{C}[\mathbf{f}]}{\psi \vdash \mathbb{C} : \psi'} \text{ (CDHP)}$$

$$\begin{split} \hline \psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \, \mathbf{f} : \mathbb{I} & (Well\text{-formed instruction sequence}) \\ \\ \frac{\psi \vdash \{(\mathbf{p}', \hat{\mathbf{g}}', \mathbb{A}, \mathbb{G})\} \, \mathbf{f} + 1 : \mathbb{I} \qquad \iota \in \{ \mathsf{addu}, \mathsf{addiu}, \mathsf{lw}, \mathsf{subu}, \mathsf{sw} \}}{\mathbf{p} \Rightarrow \mathbf{p}' \circ \mathsf{NextS}_{(\mathbf{f},\iota)} \quad \forall \mathbb{S}, \mathbb{S}'. \, \mathbf{p} \, \mathbb{S} \to \hat{\mathbf{g}}' \, (\mathsf{NextS}_{(\mathbf{f},\iota)}(\mathbb{S})) \, \mathbb{S}' \to \hat{\mathbf{g}} \, \mathbb{S} \, \mathbb{S}'}{\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \, \mathbf{f} : \iota; \, \mathbb{I}} \quad \\ \\ \frac{\forall \mathbb{S}. \, \mathbf{p} \, \mathbb{S} \to \hat{\mathbf{g}} \, \mathbb{S} \, (\mathbb{S}.\mathbb{H}, \mathbb{S}.\mathbb{R}\{\mathbf{r}_{31} \leadsto \mathbf{f} + 1\})}{\forall \mathbb{S}, \mathbb{S}'. \, \mathbf{p} \, \mathbb{S} \to \mathbb{A} \, \mathbb{S} \, \mathbb{S}' \to \mathbf{p} \, \mathbb{S}' \quad (\mathbf{f} + 1, \, (\mathbf{p}, \mathbb{G}, \mathbb{A}, \mathbb{G})) \in \psi}{\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \, \mathbf{f} : \, \mathrm{jal \ yield}; \, \mathbb{I}} \quad (\mathrm{YIELD}) \end{split}$$

Figure 6.5: Selected CMAP<sup>-</sup> Rules

 $\psi$  for CMAP<sup>-</sup> to the OCAP code heap specification  $\Psi$ .

In Figure 6.5 we show some selected CMAP<sup>-</sup> rules, which are very similar to CMAP rules. As we explained before, since this variation works in the low-level machine that does not have an abstract yield, it yields the control by calling the runtime library yield (*i.e.*, jal yield). The YIELD rule is revised accordingly. To certify the user thread code  $\mathbb{C}_i$ , we use CMAP<sup>-</sup> rules and construct the derivation  $\psi \vdash \mathbb{C}_i : \psi'$ .

**Program invariants and the interpretation.** During program execution, we want the following invariants to hold at each state with specification  $(p, \hat{g}, \mathbb{A}, \mathbb{G})$ :

- p holds on the state visible to the user thread;
- there are well-formed thread queue *Q* and other runtime data structures as specified in Section 6.2.2;
- each  $pc_i$  in Q is a code pointer with specification  $(p_i, \mathbb{G}_i, \mathbb{A}_i, \mathbb{G}_i)$ ;

- assumptions and guarantees of threads (including the executing one) are compatible, *i.e.*, NI[..., (A<sub>i</sub>, G<sub>i</sub>),..., (A, G)];
- if p<sub>i</sub> holds at a state S, any state transition satisfies the assumption A<sub>i</sub> does not break
   p<sub>i</sub>, *i.e.*, ∀S, S'. p<sub>i</sub> S → A<sub>i</sub> S S' → p<sub>i</sub> S';
- when we reach a state that ĝ is satisfied (*i.e.*, the current thread can yield), it is safe for all threads in *Q* to take over the control, *i.e.*, (ĝ S) ⇒ p<sub>i</sub> for all *i*, where S is the current program state.

These invariants are very similar to the invariants formalized by the PROG rule in CMAP. Here, the following interpretation for CMAP<sup>-</sup> specification  $(p, \hat{g}, \mathbb{A}, \mathbb{G})$  formalizes these invariants.

$$\begin{split} \llbracket (\mathtt{p}, \hat{\mathtt{g}}, \mathbb{A}, \mathbb{G}) \rrbracket_{\mathcal{L}_{\mathsf{CMAP}^{-}}}^{\rho} &\triangleq \lambda \Psi, \mathbb{S}. \\ \exists \mathbb{H}_{1}, \mathbb{H}_{2}, Q. \ \mathbb{H}_{1} \uplus \mathbb{H}_{2} = \mathbb{S}.\mathbb{H} \land \mathtt{p} \ (\mathbb{H}_{1}, \mathbb{S}.\mathbb{R}) \land \\ (\mathtt{cth} \mapsto \_ \ast \mathtt{cth} + 1 \mapsto \_ \ast \mathsf{TQ}(\mathtt{tq}, Q)) \ (\mathbb{H}_{2}, \mathbb{S}.\mathbb{R}) \land \\ \mathsf{WFTQ}(Q, \hat{\mathtt{g}} \ (\mathbb{H}_{1}, \mathbb{S}.\mathbb{R}), \mathbb{A}, \mathbb{G}, \Psi) \end{split}$$

where

$$\begin{split} \mathsf{WFTQ}([\mathsf{pc}_1 \dots \mathsf{pc}_n], \mathsf{q}, \mathbb{A}, \mathbb{G}, \Psi) &\triangleq \\ \forall i. \; \exists \mathsf{p}_i, \mathbb{A}_i, \mathbb{G}_i. \; (\mathsf{pc}_i, \langle \rho, \mathcal{L}_{\mathsf{CMAP}^-}, (\mathsf{p}_i, \mathbb{G}_i, \mathbb{A}_i, \mathbb{G}_i) \rangle) \in \Psi \\ & \land \mathsf{NI}[\dots, (\mathbb{A}_i, \mathbb{G}_i), \dots, (\mathbb{A}, \mathbb{G})] \\ & \land (\forall \mathbb{S}, \mathbb{S}'. \mathsf{p}_i \; \mathbb{S} \to \mathbb{A}_i \; \mathbb{S} \; \mathbb{S}' \to \mathsf{p}_i \; \mathbb{S}') \land (\mathsf{q} \Rightarrow \mathsf{p}_i) \end{split}$$

#### 6.2.4 Linking the scheduler with threads.

To link the certified scheduler with user thread code, we assign language IDs  $\rho$  and  $\rho'$  to SCAP and CMAP<sup>-</sup> respectively. The following dictionary  $\mathcal{D}_c$  contains the interpretation for CMAP<sup>-</sup>.

$$\mathcal{D}_{c} \triangleq \{ \rho' \rightsquigarrow \langle \mathcal{L}_{\mathsf{CMAP}^{-}}, \llbracket_{-} \rrbracket \rangle_{\mathcal{L}_{\mathsf{CMAP}^{-}}}^{\rho'} \rangle \}.$$

Using  $\mathcal{D}_c$  to instantiate the open parameter, SCAP interpretation is now  $[[-]]_{\mathcal{L}_{SCAP}}^{(\rho,\mathcal{D}_c)}$  (see Chapter 4 for the definition). Since the scheduler has been certified, applying Theorem 4.1

will automatically convert the SCAP proof into OCAP proof.

However, CMAP<sup>-</sup> derivations does not immediately give us a complete OCAP derivation. Readers may have notice that, in the YIELD rule, we jump to the yield without checking the specification of yield. It is not surprising that we cannot prove the YIELD rule as an OCAP lemma derivable from the OCAP JAL rule. Fortunately, the following theorem helps us construct sound OCAP proof from CMAP<sup>-</sup> derivations after we know the specification of yield at the time of linkage. Proof of the theorem is similar to the soundness proof for CMAP and has been fully formalized in Coq.

#### Theorem 6.4 (CMAP<sup>-</sup> Soundness)

 $\text{Let } \mathcal{D} = \mathcal{D}_c \cup \{ \rho \rightsquigarrow \langle \mathcal{L}_{\text{SCAP}}, \text{ } \llbracket_{-} \rrbracket_{\mathcal{L}_{\text{SCAP}}}^{(\rho, \mathcal{D}_c)} \rangle \} \text{ and } \Psi_s = \{ (\texttt{yield}, \langle \rho, \mathcal{L}_{\text{SCAP}}, (\texttt{p}_s, \texttt{g}_s) \rangle ) \}.$ 

- 1. If we have  $\psi \vdash \{(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})\} \mathbf{f} : \mathbb{I}$ , then  $\mathcal{D} \vdash \{\langle \mathbf{a} \rangle_{\Psi}\} \mathbf{f} : \mathbb{I}$ , where  $\Psi = \llcorner \psi \lrcorner_{\rho'} \cup \Psi_s$  and  $\mathbf{a} = [\![(\mathbf{p}, \hat{\mathbf{g}}, \mathbb{A}, \mathbb{G})]\!]_{\mathcal{L}_{CMP}}^{\rho'}$ .
- 2. If we have  $\psi \vdash \mathbb{C} : \psi'$  in CMAP<sup>-</sup>, then  $\mathcal{D} : \Psi \vdash \mathbb{C} : \psi' \downarrow_{\rho'}$ , where  $\Psi = \psi \downarrow_{\rho'} \cup \Psi_s$ .

## 6.3 Summary

In this chapter, we show two applications of the OCAP framework. The first one links TAL code with a simple memory allocation library. In original TAL, the memory allocation library is treated as a primitive in an abstract machine. The type system in TAL is too high-level to certify the implementation of the library itself. The TAL shown here is adapted to the low-level machine which contains no abstract primitives. The primitive instruction is replaced with a function call to the run-time library, which can be certified in SCAP. Then the well-typed TAL code is linked with certified SCAP code in our OCAP framework to get full certified software package.

In the second application, we link non-preemptive concurrent code with run-time library for yield. We can certify user threads using a high-level logic for concurrency verification, although there is no built-in abstraction of threads in our machine. The yield operation in the user thread code is implemented by calling the runtime function. We certify the implementation of the yield library in SCAP and link it with certified user threads. Before this work, we have never seen a fully certified concurrent program without trusting the implementation of thread libraries. Recently Ni *et al.* [77] certified a non-preemptive thread library using an extension of XCAP [75]. They treat code pointers saved in the threads' execution contexts as first class code pointers. As a result, specifications of thread library certified in this approach with user thread code.

Another interesting application of the OCAP framework is done by Lin *et al.* [64]. They used SCAP to certify a conservative garbage collector for TAL and linked it with TAL code in the OCAP framework. Guo *et al.* [43] also embedded CMAP into the OCAP framework and showed how to link multi-threaded user code certified in CMAP with certified thread libraries in the OCAP framework.

## Chapter 7

## R-G Reasoning and Concurrent Separation Logic

As we have discussed before, the rely-guarantee (R-G) method [59] (also known as assumeguarantee (A-G) method together with the assume-commit method by Misra and Chandy [67]) provides nice support of thread modularity in the sense that each thread is verified with regard to its own specifications, and without looking into code of other threads. Invariants of state transitions are specified using assumptions and guarantees. Each thread ensures that its atomic transitions satisfy its guarantee to the environment (*i.e.*, the collection of all other threads) as long as its assumption is satisfied by the environment. Non-interference is guaranteed as long as threads have compatible specifications, *i.e.*, the guarantee of each thread satisfies the assumptions of all other threads. As shown in Chapters 5 and 6, the R-G method is very general and does not require language constructs for synchronizations, such as locks or conditional critical regions (CCRs) [51]. However, we have to ensure each atomic transition made by a thread satisfies the thread's guarantee. In a preemptive setting, we have to check this for each atomic instruction, which complicates the verification procedure. Also, assumptions and guarantees are usually complicated and hard to define, because they specify global invariants for all shared resources during the program execution.

Another approach to modular verification of shared-state concurrent programs is concurrent separation logic (CSL) by Brookes and O'Hearn [14, 78, 16, 79]. It applies the local-reasoning idea from separation logic [57, 87] to verify shared-state concurrent programs with memory pointers. Separation logic assertions are used to capture ownerships of resources. Separating conjunction enforces the partition of resources. Verification of sequential threads in CSL is no different from verification of sequential programs. Memory modularity is supported by using separating conjunction and frame rules. However, following Owicki and Gries [81], CSL works only for *well-synchronized programs* in the sense that transfer of resource ownerships can only occur at entry and exit points of critical regions. It is unclear how to apply CSL to support general concurrent programs with ad-hoc synchronizations.

In this chapter we study the relationship between CSL and R-G reasoning. We propose the Separated Rely-Guarantee Logic (SAGL), which extends R-G reasoning with the local-reasoning idea in separation logic. Instead of treating all resources as shared, SAGL partitions resources into shared and private. Like in CSL, each thread has full access to its private resources, which are invisible to its environments. Shared resources can be accessed in two ways in SAGL: they can be accessed directly, or be converted into private first and then accessed. Conversions between shared and private can occur at any program point, instead of being coupled with critical regions. Both direct accesses and conversions are governed by guarantees, so that non-interference is ensured following R-G reasoning. Private resources are not specified in assumptions and guarantees, therefore specifications in SAGL are simpler and more modular than R-G reasoning.

Then we will show that CSL can be viewed as a specialization of SAGL with the invariant that *shared resources are well-formed outside of critical regions*. The specialization is pinned down by formalizing the CSL invariant as a specific assumption and guarantee in SAGL. Our formulation can also be viewed as a novel approach to proving the soundness of CSL. Different from Brookes' proof based on an action-trace semantics [14, 16], we prove that CSL inference rules are lemmas in SAGL with the specific assumption and guarantee. The soundness of SAGL is then proved following the syntactic approach to type soundness [99]. The proofs are formalized in the Coq proof assistant [24].

Here we study the relationship between R-G reasoning and CSL based on an extension of the MIPS-style low-level machine with built-in lock/unlock and memory allocation/free primitives, so that it can be readily applied to build certified low-level software packages. Another advantage is that the simplicity of the machine language and its semantics makes the formulation much simpler. For instance, we do not use variables, instead we only use register files and memory. Therefore we do not need to formalize the complicated syntactic constraints enforced in CSL over shared variables. Unlike the machine used for CMAP, the abstract machine works in a preemptive setting: execution of a thread can be preempted by others at any program point. We use this preemptive thread model so that the variation of CSL presented here is consistent with the origial work by Brookes and O'Hearn. The material in this chapter is derived from research I have done jointly with Rodrigo Ferreira and Zhong Shao [32].

#### 7.1 The Abstract Machine

Figure 7.1 defines the model of an abstract machine and the syntax of the assembly language. The whole program state  $\mathbb{P}$  contains a shared memory  $\mathbb{H}$ , a lock mapping  $\mathbb{L}$  which maps a lock to the id of its owner thread, and n threads  $[\mathbb{T}_1, \ldots, \mathbb{T}_n]$ . The memory is modeled as a finite partial mapping from memory locations 1 (natural numbers) to word values (natural numbers). Each thread  $\mathbb{T}_i$  contains its own code heap  $\mathbb{C}$ , register file  $\mathbb{R}$ , the instruction sequence  $\mathbb{I}$  that is currently being executed, and its thread id i. Here we allow each thread to have its own register file, which is consistent with most implementation of thread libraries where the register file is saved in the execution context when a thread is preempted.

The code heap  $\mathbb{C}$  maps code labels to instruction sequences, which is a list of assembly instructions ending with a jump instruction. The set of instructions we present here are

Figure 7.1: The Abstract Machine

the commonly used subsets in RISC machines. We also use lock/unlock primitives to do synchronization, and use alloc/free to do dynamic memory allocation and free.

The step relation ( $\mapsto$ ) of program states ( $\mathbb{P}$ ) is defined in Figure 7.2. We use the auxiliary relation ( $\mathbb{H}, \mathbb{T}, \mathbb{L}$ )  $\stackrel{t}{\mapsto}$  ( $\mathbb{H}', \mathbb{T}', \mathbb{L}'$ ) to define the effects of the execution of the thread  $\mathbb{T}$ . Here we follow the preemptive thread model where execution of threads can be preempted at any program point, but execution of individual instructions is *atomic*. Operational semantics of most instructions are standard. Note that we do not support reentrant-locks. If the lock *l* has been acquired, execution of the "lock *l*" instruction will be blocked even if the lock is owned by the current thread. The relation NextS<sub>*l*</sub> defines the effects of the sequential instruction *l* over memory and register files. Its definition is very similar to the NextS*relationde finedin*Figure 2.3, except that we have two new instructions here, *i.e.*, alloc and free.

The abstract machine is similar to the one for CMAP, but it supports preemptive threads and there is no yield instruction. Also, it does not have fork and exit, which are orthogonal to our focus on the relationship between R-G reasoning and CSL. The machine has lock and unlock instructions, which are used to simulate CCRs at higher level, as

| where                                                                                                                                          |                                                                                                                                                                                                  |                                                                                                                                                                     |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| $(\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}, k), \mathbb{L}) \stackrel{\mathrm{t}}{\longmapsto} (\mathbb{H}', \mathbb{T}', \mathbb{L}')$ |                                                                                                                                                                                                  |                                                                                                                                                                     |  |  |  |
| $ \text{if}\mathbb{I} =$                                                                                                                       | then $(\mathbb{H}', \mathbb{T}', \mathbb{L}') =$                                                                                                                                                 |                                                                                                                                                                     |  |  |  |
| jf                                                                                                                                             | $(\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}', k), \mathbb{L})$                                                                                                                             | where $\mathbb{I}' = \mathbb{C}(f)$                                                                                                                                 |  |  |  |
| jr r <sub>s</sub>                                                                                                                              | $(\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}', k), \mathbb{L})$                                                                                                                             | where $\mathbb{I}' = \mathbb{C}(\mathbb{R}(r_s))$                                                                                                                   |  |  |  |
| $bgtz\ \mathtt{r}_s, \mathtt{f}; \mathbb{I}'$                                                                                                  | $(\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}', k), \mathbb{L}) \\ (\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}'', k), \mathbb{L})$                                                      | $egin{array}{l} 	ext{if } \mathbb{R}(	extbf{r}_s) \leq 0 \ 	ext{if } \mathbb{R}(	extbf{r}_s) > 0 	ext{ and } \mathbb{I}'' = \mathbb{C}(	extbf{f}) \end{array}$      |  |  |  |
| $beq\; \mathtt{r}_s, \mathtt{r}_t, \mathtt{f}; \mathbb{I}'$                                                                                    | $(\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}', k), \mathbb{L}) \\ (\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}'', k), \mathbb{L})$                                                      | if $\mathbb{R}(\mathbf{r}_s) \neq \mathbb{R}(\mathbf{r}_t)$<br>if $\mathbb{R}(\mathbf{r}_s) = \mathbb{R}(\mathbf{r}_t)$ and $\mathbb{I}'' = \mathbb{C}(\mathbf{f})$ |  |  |  |
| lock $l; \mathbb{I}'$                                                                                                                          | $ \begin{array}{c} (\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}', k), \mathbb{L}\{l \rightsquigarrow k\}) \\ (\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}, k), \mathbb{L}) \end{array} $ | if $l \notin dom(\mathbb{L})$<br>if $l \in dom(\mathbb{L})$                                                                                                         |  |  |  |
| unlock $l; \mathbb{I}'$                                                                                                                        | $(\mathbb{H}, (\mathbb{C}, \mathbb{R}, \mathbb{I}', k), \mathbb{L} \setminus \{\{l\}\})$                                                                                                         | $\text{if }\mathbb{L}(l)=k$                                                                                                                                         |  |  |  |
| $\iota; \mathbb{I}'$ for other $\iota$                                                                                                         | $(\mathbb{H}', (\mathbb{C}, \mathbb{R}', \mathbb{I}', k), \mathbb{L})$                                                                                                                           | where $(\mathbb{H}', \mathbb{R}') = NextS_{\iota}(\mathbb{H}, \mathbb{R})$                                                                                          |  |  |  |

# $(\mathbb{H}, [\mathbb{T}_1, \dots, \mathbb{T}_n], \mathbb{L}) \longmapsto (\mathbb{H}', [\mathbb{T}_1, \dots, \mathbb{T}_{k-1}, \mathbb{T}'_k, \mathbb{T}_{k+1}, \dots, \mathbb{T}_n], \mathbb{L}')$ if $(\mathbb{H}, \mathbb{T}_k, \mathbb{L}) \stackrel{\mathrm{t}}{\longmapsto} (\mathbb{H}', \mathbb{T}'_k, \mathbb{L}')$ for any k;

| and |
|-----|
|-----|

| if $\iota =$                          | then $NextS_\iota(\mathbb{H},\mathbb{R}) =$                                                                            |                                                                      |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| addu $r_d, r_s, r_t$                  | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \! \rightarrow \! \mathbb{R}(\mathbf{r}_s) \! + \! \mathbb{R}(\mathbf{r}_t)\})$ |                                                                      |
| addiu $\mathbf{r}_d, \mathbf{r}_s, i$ | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \! \rightsquigarrow \! \mathbb{R}(\mathbf{r}_s) \! + \! i\})$                   |                                                                      |
| $Iwr_t,i(r_s)$                        | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_t \rightsquigarrow \mathbb{H}(\mathbb{R}(\mathbf{r}_s) + i)\})$                   | when $\mathbb{R}(\mathbf{r}_s) + i \in dom(\mathbb{H})$              |
| subu $r_d, r_s, r_t$                  | $(\mathbb{H}, \mathbb{R}\{\mathbf{r}_d \rightsquigarrow \mathbb{R}(\mathbf{r}_s) - \mathbb{R}(\mathbf{r}_t)\})$        |                                                                      |
| $swr_t,i(r_s)$                        | $(\mathbb{H}\{\mathbb{R}(\mathbf{r}_s) + i \rightsquigarrow \mathbb{R}(\mathbf{r}_t)\}, \mathbb{R})$                   | when $\mathbb{R}(\mathbf{r}_s) + i \in dom(\mathbb{H})$              |
| alloc $r_d, r_s$                      | $(\mathbb{H}\{1,\ldots,1\!+\!\mathbb{R}(\mathbf{r}_s)\!-\!1\!\rightsquigarrow_{-}\},\mathbb{I}$                        | $\mathbb{R}\{\mathbf{r}_d \sim \mathbf{l}\})$                        |
|                                       | where I                                                                                                                | $l, \ldots, l + \mathbb{R}(\mathbf{r}_s) - 1 \notin dom(\mathbb{H})$ |
| free $r_s$                            | $(\mathbb{H}\setminus\{\mathbb{R}(\mathtt{r}_s)\},\mathbb{R})$                                                         | when $\mathbb{R}(\mathbf{r}_s) \in dom(\mathbb{H})$                  |

Figure 7.2: Operational Semantics of the Machine

used in the original work on CSL [78, 14].

Note the way we distinguish "blocking" states from "stuck" states caused by unsafe operations, e.g., freeing dangling pointers. If an unsafe operation is made, there is no resulting state satisfying the step relation (  $\stackrel{t}{\longmapsto}$  ) for the current thread. If a thread tries to acquire a lock which has been taken, it stutters: the resulting state will be the same as the current one (therefore the lock instruction will be executed again).

 $\begin{array}{rcl} (XState) \ \mathbb{X} & ::= & (\mathbb{H}, (\mathbb{R}, i), \mathbb{L}) \\ (ProgSpec) \ \Phi & ::= & ([\Psi_1, \dots, \Psi_n], [(\mathbb{A}_1, \mathbb{G}_1), \dots, (\mathbb{A}_n, \mathbb{G}_n)]) \\ (CHSpec) \ \Psi & ::= & \{\mathbf{f} \rightsquigarrow \mathbf{a}\}^* \\ (Assert) \ \mathbf{a} & \in & XState \rightarrow \mathsf{Prop} \\ (Assume) \ \mathbb{A} & \in & XState \rightarrow \mathsf{XState} \rightarrow \mathsf{Prop} \\ (Guarantee) \ \mathbb{G} & \in & XState \rightarrow \mathsf{XState} \rightarrow \mathsf{Prop} \end{array}$ 

Figure 7.3: Specification Constructs for AGL

## 7.2 AGL: an R-G Based Program Logic

In this section we present an R-G based program logic (AGL) for our assembly language. AGL is a variation of the CMAP<sup>-</sup> logic shown in Chapter 6 or the CCAP logic by Yu and Shao [102] which applies the R-G method for assembly code verification, but it works for the preemptive thread model instead of the non-preemptive model.

Figure 7.3 shows the specification constructs for AGL. For each thread in the program, its specification contains three parts: the specification  $\Psi$  for the code heap, the assumption  $\mathbb{A}$  and the guarantee  $\mathbb{G}$ . The specification  $\Phi$  of the whole program just groups specifications for each thread.

Assumptions and guarantees are meta-logic predicates over a pair of extended thread states X, which contains the shared memory  $\mathbb{H}$ , the thread's register file  $\mathbb{R}$  and id k, and the global lock mapping  $\mathbb{L}$ . As in CMAP, the assumption  $\mathbb{A}$  for a thread specifies the expected invariant of state transitions made by the environment. The arguments it takes are extended thread states before and after a transition, respectively. The guarantee  $\mathbb{G}$  of a thread specifies the invariant of state transitions made by the thread itself.

The code heap specification  $\Psi$  assigns a precondition a to each instruction sequence in the code heap  $\mathbb{C}$ . The assertion a is a meta-logic predicate over the extended thread state  $\mathbb{X}$ . It ensures the safe execution of the corresponding instruction sequence. As before, we do not assign postconditions to instruction sequences. Since each instruction sequence ends with a jump instruction, we use the assertion at the target address as the postcondition.

Note we do not need a local guarantee g here as we did for CMAP, because we are



Figure 7.4: AGL Inference Rules

using a preemptive thread model, and each atomic transition is made by only one machine instruction instead of a sequence of instructions between two yield instructions. So the state transition made by each instruction needs to satisfy the global guarantee  $\mathbb{G}$ . Also,  $\mathbb{A}$  and  $\mathbb{G}$  are not changing during threads' execution because we are not dealing with dynamic thread creation.

**Inference rules.** Inference rules of AGL are presented in Figs. 7.4 and 7.5. The PROG rule defines the well-formedness of the program  $\mathbb{P}$  with respect to the program specification  $\Phi$  and the set of preconditions ( $[a_1, \ldots, a_n]$ ) for the instruction sequences that are currently executed by all the threads. Checking the well-formedness of  $\mathbb{P}$  involves two

 $\Psi, \mathbb{A}, \mathbb{G} \vdash \{a\} \iota \{a'\}$  (Well-formed instructions)

$$\Psi, \mathbb{A}, \mathbb{G} \vdash \{a\} \ \iota \ \{a'\}$$

Figure 7.5: AGL Inference Rules (cont'd)

steps. First we check the compatibility of assumptions and guarantees for all the threads. The predicate NI is redefined here for the new settings:

$$\operatorname{NI}([(\mathbb{A}_{1},\mathbb{G}_{1}),\ldots,(\mathbb{A}_{n},\mathbb{G}_{n})]) \triangleq \forall i,j,\mathbb{H},\mathbb{H}',\mathbb{R}_{i},\mathbb{R}'_{i},\mathbb{R}_{j},\mathbb{L},\mathbb{L}'.$$

$$i \neq j \to \mathbb{G}_{i} \left(\mathbb{H},(\mathbb{R}_{i},i),\mathbb{L}\right) \left(\mathbb{H}',(\mathbb{R}'_{i},i),\mathbb{L}'\right) \to \mathbb{A}_{j} \left(\mathbb{H},(\mathbb{R}_{j},j),\mathbb{L}\right) \left(\mathbb{H}',(\mathbb{R}_{j},j),\mathbb{L}'\right),$$

$$(7.1)$$

which simply says that the guarantee of each thread should satisfy assumptions of all other threads. Then we apply the THRD rule to check that implementation of each thread actually satisfies the specification. Each thread  $T_i$  is verified separately, therefore thread modularity is supported.

In the THRD rule, we require that the precondition a be satisfied by the current extended thread state  $(\mathbb{H}, (\mathbb{R}, k), \mathbb{L})$ ; that the thread code heap satisfy its specification  $\Psi$ ,  $\mathbb{A}$ and  $\mathbb{G}$ ; and that it be safe to execute the current instruction sequence  $\mathbb{I}$  under the precondition a and the thread specification.

The CDHP rule checks the well-formedness of thread code heaps. It requires that each instruction sequence specified in  $\Psi'$  be well-formed with respect to the imported interfaces specified in  $\Psi$ , the assumption  $\mathbb{A}$  and the guarantee  $\mathbb{G}$ .

The SEQ rule and the JR rule ensure that it is safe to execute the instruction sequence if the precondition is satisfied. If the instruction sequence starts with a normal sequential instruction  $\iota$ , we need to come up with an assertion a' which serves both as the postcondition of  $\iota$  and as the precondition of the remaining instruction sequence. Also we need to ensure that, if the current thread is preempted at a state satisfying a, a must be preserved by any state transitions (by other threads) satisfying the assumption A. This is enforced by  $(a \circ A) \Rightarrow a$ :

$$(\mathbf{a} \circ \mathbb{A}) \Rightarrow \mathbf{a} \triangleq \forall \mathbb{X}, \mathbb{X}'. \mathbf{a} \mathbb{X} \land \mathbb{A} \mathbb{X} \mathbb{X}' \to \mathbf{a} \mathbb{X}'.$$

If we reach the last jump instruction of the instruction sequence, the JR rule requires that the assertion assigned to the target address in  $\Psi$  be satisfied after the jump. It also requires that a be preserved by state transitions satisfying A. Here we use the syntactic sugar  $\forall X @(x_1, \dots, x_n)$ .  $P(X, x_1, \dots, x_n)$  to mean that, for all tuple X containing elements  $x_1, \dots, x_n$ , the predicate P holds. It is formally defined as:

$$\forall X, x_1, \dots, x_n . (X = (x_1, \dots, x_n)) \to P(X, x_1, \dots, x_n).$$

The notation  $\lambda X@(x_1, \ldots, x_n)$ .  $f(X, x_1, \ldots, x_n)$  that we use later is defined similarly. The rule for direct jumps (j f) is similar to the JR rule and requires no further explanation.

Instruction rules require that the precondition ensure the safe execution of the instruction; and that the resulting state satisfy the postcondition. Also, if shared states ( $\mathbb{H}$  and  $\mathbb{L}$ ) are updated by the instruction, we need to ensure that the update satisfies the guarantee  $\mathbb{G}$ . For the lock instruction, if the control falls through, we know that the lock is not held by any thread. This extra knowledge can be used together with the precondition a to show the postcondition is satisfied by the resulting state. The rest of instruction rules are straightforward and will not be explained here.

**Soundness.** The soundness of AGL shows that the PROG rule enforces the non-interference and the partial correctness of programs with respect to the specifications. It is proved following the syntactic approach [99] to proving soundness of type systems. We first prove the following progress and preservation lemma.

**Lemma 7.1 (AGL-Progress)** For any program  $\mathbb{P} = (\mathbb{H}, [\mathbb{T}_1, \dots, \mathbb{T}_n], \mathbb{L})$ , if  $\Phi, [\mathbf{a}_1, \dots, \mathbf{a}_n] \vdash \mathbb{P}$ , then, for any thread  $\mathbb{T}_k$ , there exist  $\mathbb{H}', \mathbb{T}'_k$  and  $\mathbb{L}'$  such that  $(\mathbb{H}, \mathbb{T}_k, \mathbb{L}) \stackrel{\mathrm{t}}{\longmapsto} (\mathbb{H}', \mathbb{T}'_k, \mathbb{L}')$ .

**Lemma 7.2 (AGL-Preservation)** If  $\Phi$ ,  $[a_1, \ldots, a_n] \vdash \mathbb{P}$  and  $(\mathbb{P} \mapsto \mathbb{P}')$ , then there exist  $a'_1, \ldots, a'_n$  such that  $\Phi$ ,  $[a'_1, \ldots, a'_n] \vdash \mathbb{P}'$ .

The soundness theorem follows the progress and preservation lemmas.

**Theorem 7.3 (AGL-Soundness)** For any program  $\mathbb{P}$  with specification  $\Phi = [\Psi_1, \dots, \Psi_n], [(\mathbb{A}_1, \mathbb{G}_1), \dots, (\mathbb{A}_n, \mathbb{G}_n)], \text{ if } \Phi, [a_1, \dots, a_n] \vdash \mathbb{P}, \text{ then,}$ 

- for any *m*, there exists a  $\mathbb{P}'$  such that  $(\mathbb{P} \mapsto^m \mathbb{P}')$ ;
- for any m and  $\mathbb{P}' = (\mathbb{H}', [\mathbb{T}'_1, \dots, \mathbb{T}'_n], \mathbb{L}')$ , if  $(\mathbb{P} \mapsto^m \mathbb{P}')$ , then,
  - $\Phi$ ,  $[a'_1, \ldots, a'_n] \vdash \mathbb{P}'$  for some  $a'_1, \ldots, a'_n$ ;
  - for any k, there exist  $\mathbb{H}'', \mathbb{T}''_k$  and  $\mathbb{L}''$  such that  $(\mathbb{H}', \mathbb{T}'_k, \mathbb{L}') \stackrel{\mathrm{t}}{\longmapsto} (\mathbb{H}'', \mathbb{T}''_k, \mathbb{L}'');$
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, j f, k)$ , then  $\Psi_k(f)$   $(\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}')$  holds;
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, \text{jr } r_s, k)$ , then  $\Psi_k(\mathbb{R}'_k(\mathbf{r}_s))$   $(\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}')$  holds;
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, \text{beq } r_s, r_t, f; \mathbb{I}, k)$  and  $\mathbb{R}'_k(r_s) = \mathbb{R}'_k(r_t)$ , then  $\Psi_k(f)$  ( $\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}'$ ) holds;
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, \text{bgtz } \mathbf{r}_s, \mathbf{f}; \mathbb{I}, k)$  and  $\mathbb{R}'_k(\mathbf{r}_s) > 0$ , then  $\Psi_k(\mathbf{f})$  ( $\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}'$ ) holds.

Note that our AGL does not guarantee deadlock-freedom, which can be easily achieved by enforcing a partial order of lock acquiring in the LOCK rule. We do not show the proof details here, which are very similar to the proof of SAGL's soundness shown in the next section.

## 7.3 SAGL: Separated Rely-Guarantee Logic

AGL is a general program logic supporting thread modular verification of concurrent code. However, because it treats all memory as shared resources, it does not have good memory modularity, and assumptions and guarantees are hard to define and use. For instance, suppose we partition the memory into *n* blocks and each block is assigned to one thread. Each thread simply works on its own part of memory and never accesses other parts. This scenario is not unusual in parallel programs and non-interference is trivially satisfied. However, to certify the code in AGL, the assumption for each thread has to be like "my private part of memory is never updated by others", and the guarantee is like "I will not touch other threads' private memory". During program verification, we

 $\begin{array}{rcl} (CHSpec) & \Psi & ::= & \{\mathtt{f} \rightsquigarrow (\mathtt{a}, \nu)\}^* \\ (Assert) & \mathtt{a}, \nu & \in & XState \rightarrow \mathsf{Prop} \end{array}$ 

Figure 7.6: Extension of AGL Specification Constructs in SAGL

have to prove for each individual instruction that the guarantee is not broken, even if it is trivially true. To make things worse, if each thread dynamically allocates memory and uses the allocated memory as private resources, as shown in the example in Section 7.5, the domain of private memory becomes dynamic, which makes it very hard to define the assumption and guarantee.

In this section, we extend AGL with explicit partition of private resources and shared resources. The extended logic, which we call Separated Rely-Guarantee Logic (SAGL), has much better support of memory modularity than AGL without sacrificing any expressiveness. Borrowing the local-reasoning idea in separation logic, private resources of one thread are not visible to other threads, therefore will not be touched by others. Assumptions and guarantees in SAGL only specifies shared resources, therefore in the scenario above the definition of SAGL assumption and guarantee becomes completely trivial since there is no shared resources. The dynamic domain of private memory caused by dynamic memory allocation/free is no longer a challenge to define assumptions and guarantees because private memory does not have to be specified.

Figure 7.6 shows the extensions of AGL specifications for SAGL. In the specification  $\Psi$  of each thread code heap, the precondition assigned to each code label now becomes a pair of assertions (a,  $\nu$ ). The assertion a plays the same role as in AGL. It specifies the shared resources (all memory are treated as shared in AGL). The assertion  $\nu$  specifies the private resources of the thread. Other threads' private resources are not specified.

**Inference rules.** The inference rules of SAGL are shown in Figures 7.7 and 7.8. They look very similar to AGL rules. In the PROG rule, as in AGL, we check the compatibility of assumptions and guarantees, and check the well-formedness of each thread. However,



Figure 7.7: SAGL Inference Rules

 $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(\mathbf{a}, \nu)\} \iota \{(\mathbf{a}', \nu')\}$ (Well-formed instructions)  $\forall \mathbb{X}@(\mathbb{H},(\mathbb{R},k),\mathbb{L}). \ (\mathbf{a}*\nu) \ \mathbb{X} \land l \not\in dom(\mathbb{L}) \to (\mathbf{a}'*\nu') \ \mathbb{X}' \land (\lfloor \mathbb{G} \rfloor_{(\mathbf{a},\mathbf{a}')} \ \mathbb{X} \ \mathbb{X}')$ where  $\mathbb{X}' = (\mathbb{H}, (\mathbb{R}, k), \mathbb{L}\{l \rightsquigarrow k\})$  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(a, \nu)\} \text{ lock } l\{(a', \nu')\}$ – (lock)  $\forall \mathbb{X} @(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \ (\texttt{a} \ast \nu) \ \mathbb{X} \to \mathbb{L}(l) = k \land (\texttt{a}' \ast \nu') \ \mathbb{X}' \land (\lfloor \mathbb{G} \rfloor_{(\texttt{a},\texttt{a}')} \ \mathbb{X} \ \mathbb{X}')$ where  $\mathbb{X}' = (\mathbb{H}, (\mathbb{R}, k), \mathbb{L} \setminus \{l\})$ (UNLOCK)  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(a, \nu)\} \text{ unlock } l \{(a', \nu')\}$  $\forall \mathbb{X}@(\mathbb{H},(\mathbb{R},k),\mathbb{L}).\forall \mathbb{I}.\ (a*\nu)\ \mathbb{X}\land\{\mathbb{1},\ldots,\mathbb{1}+\mathbb{R}(\mathbf{r}_s)-1\}\not\in dom(\mathbb{H})\rightarrow$  $\mathbb{R}(\mathbf{r}_s) > 0 \land (\mathbf{a}' * \nu') \ \mathbb{X}' \land (\lfloor \mathbb{G} \rfloor_{(\nu,\nu')}) \ \mathbb{X} \ \mathbb{X}'$ where  $\mathbb{X}' = (\mathbb{H}\{1, \dots, 1 + \mathbb{R}(r_s) - 1 \rightsquigarrow _{-}\}, (\mathbb{R}\{r_d \rightsquigarrow 1\}, k), \mathbb{L})$ - (ALLOC)  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(a, \nu)\} \text{ alloc } r_d, r_s \{(a', \nu')\}$  $\iota \in \{\mathsf{addu}, \mathsf{addiu}, \mathsf{subu}, \mathsf{lw}, \mathsf{sw}, \mathsf{free}\}$  $\forall \mathbb{X}@(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). (a * \nu) \mathbb{X}$  $\rightarrow \exists (\mathbb{H}', \mathbb{R}') = \mathsf{NextS}_{\iota}(\mathbb{H}, \mathbb{R}). \ (\mathsf{a}' * \nu') \ \mathbb{X}' \land (\lfloor \mathbb{G} \rfloor_{(\nu, \nu')}) \ \mathbb{X} \ \mathbb{X}'$ where  $\mathbb{X}' = (\mathbb{H}', (\mathbb{R}', k), \mathbb{L})$  (SIMPLE)  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(\mathsf{a}, \nu)\} \iota \{(\mathsf{a}', \nu')\}$  $\forall \mathbb{X}@(\mathbb{H},(\mathbb{R},k),\mathbb{L}). \ (\mathbf{a}*\nu) \ \mathbb{X} \to ((\mathbb{R}(\mathbf{r}_s) \le 0 \to (\mathbf{a}'*\nu') \ \mathbb{X} \land (\lfloor \mathbb{G} \rfloor_{(\nu,\nu')}) \ \mathbb{X} \ \mathbb{X})$  $\wedge (\mathbb{R}(\mathbf{r}_s) > 0 \to (\mathbf{a}'' * \nu'') \mathbb{X} \wedge (|\mathbb{G}|_{(\nu,\nu'')}) \mathbb{X} \mathbb{X}))$ where  $(a'', \nu'') = \Psi(f)$ - (BGTZ)  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(a, \nu)\}$ bgtz  $\mathbf{r}_s, \mathbf{f} \{(a', \nu')\}$  $\forall \mathbb{X}@(\mathbb{H},(\mathbb{R},k),\mathbb{L}). \ (\mathbf{a}*\nu) \ \mathbb{X} \to ((\mathbb{R}(\mathbf{r}_s)\neq\mathbb{R}(\mathbf{r}_t)\to(\mathbf{a}'*\nu') \ \mathbb{X} \land (|\mathbb{G}|_{(\nu,\nu')}) \ \mathbb{X} \ \mathbb{X})$  $\wedge (\mathbb{R}(\mathbf{r}_s) = \mathbb{R}(\mathbf{r}_t) \to (\mathbf{a}'' * \nu'') \ \mathbb{X} \land ([\mathbb{G}]_{(\nu,\nu'')}) \ \mathbb{X} \ \mathbb{X}))$ where  $(a'', \nu'') = \Psi(f)$ - (BEQ)  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(a, \nu)\} \text{ beg } r_s, r_t, f \{(a', \nu')\}$ 

Figure 7.8: SAGL Inference Rules (Cont'd)

here we require that there be a partition of memory into n + 1 parts: one part  $\mathbb{H}_s$  is shared and other parts  $\mathbb{H}_1, \ldots, \mathbb{H}_n$  are privately owned by the threads  $\mathbb{T}_1, \ldots, \mathbb{T}_n$ , respectively. When we check the well-formedness of thread  $\mathbb{T}_k$ , the memory in the extended thread state is not the global memory. It just contains  $\mathbb{H}_s$  and  $\mathbb{H}_k$ .

The THRD rule in SAGL is similar to the one in AGL, except that the memory visible by each thread is separated into two parts: the shared  $\mathbb{H}_s$  and the private  $\mathbb{H}_v$ . We require that assertions a and  $\nu$  hold over  $\mathbb{H}_s$  and  $\mathbb{H}_v$  respectively. Since  $\nu$  only specifies the private resource, we use the "filter" operator  $\mathbb{I}_k$  to prevent  $\nu$  from having access to the ownership information of locks not owned by the current thread:

$$(\mathbb{L}_{k})(l) \triangleq \begin{cases} k & \mathbb{L}(l) = k \\ undefined & \text{otherwise} \end{cases}$$
(7.2)

*i.e.*,  $\mathbb{L}_k$  is a subset of  $\mathbb{L}$  which maps locks to k.

In the SEQ rule, we use  $(a, \nu)$  as the precondition. However, to ensure that the precondition is preserved by state transitions satisfying  $\mathbb{A}$ , we only check a (*i.e.*, we check  $(a \circ \mathbb{A}) \Rightarrow a$ ) because  $\mathbb{A}$  only specifies shared resources. We know that the private resources will not be touched by the environment. We require a to be precise to enforce the unique boundary between shared and private resources. Following the definition in CSL [78], an assertion a is precise if and only if for any memory  $\mathbb{H}$ , there is at most one subset  $\mathbb{H}'$  that satisfies a, *i.e.*,

$$\begin{aligned} \mathsf{Precise}(\mathbf{a}) &\triangleq \forall \mathbb{H}, \mathbb{R}, k, \mathbb{L}, \mathbb{H}_1, \mathbb{H}_2. \ (\mathbb{H}_1 \subseteq \mathbb{H}) \land (\mathbb{H}_2 \subseteq \mathbb{H}) \land \\ \mathbf{a} \ (\mathbb{H}_1, (\mathbb{R}, k), \mathbb{L}) \land \mathbf{a} \ (\mathbb{H}_2, (\mathbb{R}, k), \mathbb{L}) \to \mathbb{H}_1 = \mathbb{H}_2. \end{aligned} \tag{7.3}$$

The JR rule requires a be precise and it be preserved by state transitions satisfying the assumption. Also, the specification assigned to the target address needs to be satisfied by the resulting state of the jump, and the identity state transition made by the jump satisfies

the guarantee  $\mathbb{G}$ . We use the separating conjunction of the shared and private predicates as the pre- and post-condition. We define a \*  $\nu$  as:

$$\mathbf{a} * \nu \triangleq \lambda(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}).$$

$$\exists \mathbb{H}_1, \mathbb{H}_2.(\mathbb{H}_1 \uplus \mathbb{H}_2 = \mathbb{H}) \land \mathbf{a} (\mathbb{H}_1, (\mathbb{R}, k), \mathbb{L}) \land \nu (\mathbb{H}_2, (\mathbb{R}, k), \mathbb{L}_k).$$
(7.4)

Again, the use of  $\mathbb{U}_k$  prevents  $\nu$  from having access to the ownership information of locks not owned by the current thread. We use  $f_1 \uplus f_2$  to represent the union of finite partial mappings with disjoint domains.

To ensure  $\mathbb{G}$  is satisfied over shared resources, we lift  $\mathbb{G}$  to  $\lfloor \mathbb{G} \rfloor_{(a,a')}$ :

$$[\mathbb{G}]_{(\mathbf{a},\mathbf{a}')} \triangleq \lambda \mathbb{X}@(\mathbb{H},(\mathbb{R},k),\mathbb{L}), \mathbb{X}'@(\mathbb{H}',(\mathbb{R}',k'),\mathbb{L}').$$

$$\exists \mathbb{H}_1, \mathbb{H}_2, \mathbb{H}'_1, \mathbb{H}'_2. \ (\mathbb{H}_1 \uplus \mathbb{H}_2 = \mathbb{H}) \land (\mathbb{H}'_1 \uplus \mathbb{H}'_2 = \mathbb{H}')$$

$$\land \mathbf{a} \ (\mathbb{H}_1,(\mathbb{R},k),\mathbb{L}) \land \mathbf{a}' \ (\mathbb{H}'_1,(\mathbb{R}',k'),\mathbb{L}')$$

$$\land \mathbb{G} \ (\mathbb{H}_1,(\mathbb{R},k),\mathbb{L}) \ (\mathbb{H}'_1,(\mathbb{R}',k'),\mathbb{L}'),$$

$$(7.5)$$

Here we use precise predicates a and a' to enforce the unique boundary between shared and private resources.

As expected, the SAGL rule for each individual instruction is almost the same as its counterpart in AGL, except that we always use the separating conjunction of predicates for shared and private resources. Each instruction rule requires that memory in states before and after the transition can be partitioned to private and shared; private parts satisfy private predicates and shared parts satisfy shared predicates and G.

It is important that we always combine shared predicates with private predicates instead of checking separately the relationship between a and a' and between  $\nu$  and  $\nu'$ . This gives us the ability to support *dynamic redistribution* of private and shared memory. Instead of enforcing static partition, we allow that part of private memory becomes shared under certain conditions and vice versa. As we will show in the next section, this ability makes our SAGL very expressive and is the enabling feature that makes the embedding of CSL into SAGL possible. This also explains why we require  $\lfloor \mathbb{G} \rfloor_{(\mathbf{a},\mathbf{a}')}$  holds over state transitions made by every instruction: even though the instruction does not change  $\mathbb{H}$  and  $\mathbb{L}$ , we may change the partition between private and shared memory at the end of this instruction, which would affect other threads and thus this change must satisfy  $\lfloor \mathbb{G} \rfloor_{(\mathbf{a},\mathbf{a}')}$ .

AGL can be viewed as a specialized version of SAGL where all the  $\nu$ 's are set to emp (emp is an assertion which can only be satisfied by memory with empty domain).

**Soundness.** Soundness of SAGL is proved following the syntactic approach [99] to proving soundness of type systems.

**Lemma 7.4** If  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \mathbb{C} : \Psi$ , then  $dom(\Psi) \subseteq dom(\mathbb{C})$ .

**Lemma 7.5 (Thread-Progress)** If  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(a, \nu)\} (\mathbb{H}_s, \mathbb{H}_v, \mathbb{T}_k, \mathbb{L}), \mathbb{H}_s \in \mathbb{H}_s$ 

 $dom(\mathbb{H}_s) \cap dom(\mathbb{H}_v) = \emptyset$ , and  $\mathbb{T}_k = (\mathbb{C}, \mathbb{R}, \mathbb{I}, k)$ , then there exist  $\mathbb{H}', \mathbb{R}', \mathbb{I}'$  and  $\mathbb{L}'$  such that  $(\mathbb{H}_s \cup \mathbb{H}_v, \mathbb{T}_k, \mathbb{L}) \xrightarrow{\mathrm{t}} (\mathbb{H}', \mathbb{T}'_k, \mathbb{L}')$ , where  $\mathbb{T}'_k = (\mathbb{C}, \mathbb{R}', \mathbb{I}', k)$ .

Proof sketch: From  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  ( $\mathbb{H}_s$ ,  $\mathbb{H}_v$ ,  $\mathbb{T}_k$ ,  $\mathbb{L}$ ) and  $dom(\mathbb{H}_s) \cap dom(\mathbb{H}_v) = \emptyset$ , we know (1)  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  I; (2)  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \mathbb{C} : \Psi$ ; and (3)  $(a * \nu)$  ( $\mathbb{H}_s \cup \mathbb{H}_v$ ,  $(\mathbb{R}, k)$ ,  $\mathbb{L}$ ). If  $\mathbb{I} =$ j f ( $\mathbb{I} = \operatorname{jr} \mathbf{r}_s$ ), by (1) and the J (JR) rule, we know  $\mathbf{f} \in dom(\Psi)$  ( $\mathbb{R}(\mathbf{r}_s) \in dom(\Psi)$ ). By Lemma 7.4, we know the target address is a valid code label in  $\mathbb{C}$ , therefore it is safe to execute the jump instruction. If  $\mathbb{I} = \iota$ ;  $\mathbb{I}'$ , we know by (1) that there are  $\mathbf{a}'$  and  $\nu'$  such that  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(\mathbf{a}, \nu)\} \iota \{(\mathbf{a}', \nu')\}$ . By inspection of instruction rules, we know it is always safe to execute the instruction  $\iota$  as long as the state satisfy  $\mathbf{a} * \nu$ . Since we have (3), the thread can progress by executing  $\iota$ .

## Lemma 7.6 (Thread-Progress-Monotone) If $(\mathbb{H}, \mathbb{T}_k, \mathbb{L}) \stackrel{t}{\longmapsto} (\mathbb{H}', \mathbb{T}'_k, \mathbb{L}')$ ,

where  $\mathbb{T}_k = (\mathbb{C}, \mathbb{R}, \mathbb{I}, k)$  and  $\mathbb{T}'_k = (\mathbb{C}, \mathbb{R}', \mathbb{I}', k)$ , then, for any  $\mathbb{H}_0$  such that  $dom(\mathbb{H}) \cap dom(\mathbb{H})_0 = \emptyset$ , there exists  $\mathbb{H}''$  and  $\mathbb{R}''$  such that  $(\mathbb{H} \cup \mathbb{H}_0, \mathbb{T}_k, \mathbb{L}) \xrightarrow{\mathrm{t}} (\mathbb{H}'', \mathbb{T}''_k, \mathbb{L}')$ , where  $\mathbb{T}''_k = (\mathbb{C}, \mathbb{R}'', \mathbb{I}', k)$ . Proof sketch: The proof trivially follows the definition of the operational semantics. Note that we model memory  $\mathbb{H}$  as a *finite* partial mapping, so the monotonicity also holds for alloc.

**Lemma 7.7 (SAGL-Progress)** For any program  $\mathbb{P} = (\mathbb{H}, [\mathbb{T}_1, \dots, \mathbb{T}_n], \mathbb{L})$ ,

if  $\Phi$ ,  $[(a_1, \nu_1), \ldots, (a_n, \nu_n)] \vdash \mathbb{P}$ , then, for any thread  $\mathbb{T}_k$ , there exist  $\mathbb{H}', \mathbb{T}'_k$  and  $\mathbb{L}'$  such that  $(\mathbb{H}, \mathbb{T}_k, \mathbb{L}) \stackrel{\mathrm{t}}{\longmapsto} (\mathbb{H}', \mathbb{T}'_k, \mathbb{L}').$ 

Proof sketch: By inversion of the PROG rule, Lemma 7.4 and Lemma 7.6.

**Lemma 7.8** If  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  ( $\mathbb{H}_s$ ,  $\mathbb{H}_v$ ,  $\mathbb{T}_k$ ,  $\mathbb{L}$ ), then  $(a \circ \mathbb{A}) \Rightarrow a$  and  $\mathsf{Precise}(a)$ .

Lemma 7.9 (Thread-Preservation) If  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  ( $\mathbb{H}_s$ ,  $\mathbb{H}_v$ ,  $\mathbb{T}_k$ ,  $\mathbb{L}$ ),  $dom(\mathbb{H}_s) \cap dom(\mathbb{H}_v) = \emptyset$ , and ( $\mathbb{H}_s \cup \mathbb{H}_v$ ,  $\mathbb{T}_k$ ,  $\mathbb{L}$ )  $\stackrel{\mathrm{t}}{\longmapsto}$  ( $\mathbb{H}'$ ,  $\mathbb{T}'_k$ ,  $\mathbb{L}'$ ), where  $\mathbb{T}_k = (\mathbb{C}, \mathbb{R}, \mathbb{I}, k)$ and  $\mathbb{T}'_k = (\mathbb{C}, \mathbb{R}', \mathbb{I}', k)$ , then there exist a',  $\nu'$ ,  $\mathbb{H}'_s$  and  $\mathbb{H}'_v$  such that  $\mathbb{H}'_s \uplus \mathbb{H}'_v = \mathbb{H}'$ ,  $\mathbb{G}$  ( $\mathbb{H}_s$ , ( $\mathbb{R}, k$ ),  $\mathbb{L}$ ) ( $\mathbb{H}'_s$ , ( $\mathbb{R}', k$ ),  $\mathbb{L}'$ ), and  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a', \nu')\}$  ( $\mathbb{H}'_s$ ,  $\mathbb{H}'_v$ ,  $\mathbb{T}'_k$ ,  $\mathbb{L}'$ ).

Proof sketch: By  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  ( $\mathbb{H}_s$ ,  $\mathbb{H}_v$ ,  $\mathbb{T}_k$ ,  $\mathbb{L}$ ) and inversion of the THRD rule, we know  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  I. Then we prove the lemma by inspection of the structure of I and the inversion of the corresponding instruction sequence rules and instruction rules.  $\Box$ 

Lemma 7.10 (Thread-Inv) If  $\Psi, \mathbb{A}, \mathbb{G} \vdash \{(a, \nu)\} (\mathbb{H}_s, \mathbb{H}_v, \mathbb{T}_k, \mathbb{L}),$   $dom(\mathbb{H}_s) \cap dom(\mathbb{H}_v) = \emptyset$ , and  $(\mathbb{H}_s \cup \mathbb{H}_v, \mathbb{T}_k, \mathbb{L}) \stackrel{t}{\longmapsto} (\mathbb{H}', \mathbb{T}'_k, \mathbb{L}')$ , where  $\mathbb{T}_k = (\mathbb{C}, \mathbb{R}, \mathbb{I}, k)$ and  $\mathbb{T}'_k = (\mathbb{C}, \mathbb{R}', \mathbb{I}', k)$ , then

- if  $\mathbb{I} = j f$ , then  $(a' * \nu') (\mathbb{H}', (\mathbb{R}', k), \mathbb{L}')$  holds, where  $(a', \nu') = \Psi(f)$ ;
- if  $\mathbb{I} = \text{jr } \mathbf{r}_s$ , then  $(\mathbf{a}' * \nu')$   $(\mathbb{H}', (\mathbb{R}', k), \mathbb{L}')$  holds, where  $(\mathbf{a}', \nu') = \Psi(\mathbb{R}(\mathbf{r}_s))$ ;
- if I = beq r<sub>s</sub>, r<sub>t</sub>, f; I' and ℝ(r<sub>s</sub>) = ℝ(r<sub>t</sub>), then (a' \* ν') (H', (ℝ', k), L') holds, where
   (a', ν') = Ψ(f);
- if  $\mathbb{I} = \text{bgt } \mathbf{r}_s, \mathbf{r}_t, \mathbf{f}; \mathbb{I}' \text{ and } \mathbb{R}(\mathbf{r}_s) > \mathbb{R}(\mathbf{r}_t)$ , then  $(\mathbf{a}' * \nu')$   $(\mathbb{H}', (\mathbb{R}', k), \mathbb{L}')$  holds, where  $(\mathbf{a}', \nu') = \Psi(\mathbf{f});$

Proof sketch: By  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  ( $\mathbb{H}_s$ ,  $\mathbb{H}_v$ ,  $\mathbb{T}_k$ ,  $\mathbb{L}$ ) and inversion of the THRD rule, we know  $\Psi$ ,  $\mathbb{A}$ ,  $\mathbb{G} \vdash \{(a, \nu)\}$  I. The lemma trivially follows inversion of the J rule, the JR rule, the BEQ rule and the BGT rule. (The J rule is similar to the JR rule. The BEQ rule and the BGT rule are similar to their counterparts in AGL. These rules are not shown in Figure 7.7.)

Lemma 7.11 (Thread-Frame) If  $(\mathbb{H}, \mathbb{T}_k, \mathbb{L}) \xrightarrow{\mathrm{t}} (\mathbb{H}', \mathbb{T}'_k, \mathbb{L}')$ ,  $\mathbb{H} = \mathbb{H}_1 \uplus \mathbb{H}_2$ , and there exists  $\mathbb{H}''_1$  and  $\mathbb{T}''_k$  such that  $(\mathbb{H}_1, \mathbb{T}_k, \mathbb{L}) \xrightarrow{\mathrm{t}} (\mathbb{H}''_1, \mathbb{T}''_k, \mathbb{L}')$ , then there exists  $\mathbb{H}'_1$  such that  $\mathbb{H}' = \mathbb{H}'_1 \uplus \mathbb{H}_2$ , and  $(\mathbb{H}_1, \mathbb{T}_k, \mathbb{L}) \xrightarrow{\mathrm{t}} (\mathbb{H}'_1, \mathbb{T}'_k, \mathbb{L}')$ .

Proof sketch: By inspection of the operational semantics of instructions.

**Lemma 7.12 (SAGL-Preservation)** If  $\Phi$ ,  $[(a_1, \nu_1) \dots, (a_n, \nu_n)] \vdash \mathbb{P}$  and  $(\mathbb{P} \mapsto \mathbb{P}')$ , where  $\Phi = ([\Psi_1, \dots, \Psi_n], [(\mathbb{A}_1, \mathbb{G}_1), \dots, (\mathbb{A}_n, \mathbb{G}_n)])$ , then there exist  $a'_1, \nu'_1, \dots, a'_n, \nu'_n$  such that  $\Phi, [(a'_1, \nu'_1) \dots, (a'_n, \nu'_n)] \vdash \mathbb{P}'$ .

Proof sketch: If the thread *k* executes its instruction in the step  $\mathbb{P} \longrightarrow \mathbb{P}'$ , we know:

- the private memory of other threads will not be touched, following Lemma 7.11; and
- other threads' assertions a<sub>i</sub> for shared resources are preserved, following Lemma 7.8,
   Lemma 7.9 and the non-interference of specifications, *i.e.*, NI([(A<sub>1</sub>, G<sub>1</sub>), ..., (A<sub>n</sub>, G<sub>n</sub>)]).

Then, by the PROG rule, it is easy to prove  $\Phi$ ,  $[(a'_1, \nu'_1) \dots, (a'_n, \nu'_n)] \vdash \mathbb{P}'$  for some  $a'_1, \nu'_1, \dots, a'_n, \nu'_n$ .

Finally, the soundness of SAGL is formulated in Theorem 7.13. In addition to the safety of well-formed programs, it also characterizes partial correctness: assertions assigned to labels in  $\Psi$  will hold whenever the labels are reached.

**Theorem 7.13 (SAGL-Soundness)** For any program  $\mathbb{P}$  with specification

 $\Phi = ([\Psi_1, \dots, \Psi_n], [(\mathbb{A}_1, \mathbb{G}_1), \dots, (\mathbb{A}_n, \mathbb{G}_n)]), \text{ if } \Phi, [(\mathsf{a}_1, \nu_1) \dots, (\mathsf{a}_n, \nu_n)] \vdash \mathbb{P}, \text{ then,}$ 

• for any natural number *m*, there exists  $\mathbb{P}'$  such that  $(\mathbb{P} \mapsto^m \mathbb{P}')$ ;

 $\begin{array}{rcl} (ProgSpec) \ \phi & ::= & ([\psi_1, \dots, \psi_n], \Gamma) \\ (CHSpec) \ \psi & ::= & \{ \mathbf{f} \rightsquigarrow \nu \}^* \\ (ResourceINV) \ \Gamma & \in & Locks \rightharpoonup MemPred \\ (MemPred) \ \mathbf{m} & \in & Memory \rightarrow \mathsf{Prop} \end{array}$ 

Figure 7.9: Specification Constructs for CSL

- for any m and  $\mathbb{P}' = (\mathbb{H}', [\mathbb{T}'_1, \dots, \mathbb{T}'_n], \mathbb{L}')$ , if  $(\mathbb{P} \mapsto^m \mathbb{P}')$ , then,
  - $\Phi$ ,  $[(a'_1, \nu'_1), \dots, (a'_n, \nu'_n)] \vdash \mathbb{P}'$  for some  $a'_1, \dots, a'_n$  and  $\nu'_1, \dots, \nu'_n$ ;
  - for any k, there exist  $\mathbb{H}'', \mathbb{T}''_k$  and  $\mathbb{L}''$  such that  $(\mathbb{H}', \mathbb{T}'_k, \mathbb{L}') \stackrel{\mathrm{t}}{\longmapsto} (\mathbb{H}'', \mathbb{T}'_k, \mathbb{L}'');$
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, j \mathbf{f}, k)$ , then  $(\mathbf{a}''_k * \nu''_k * \mathsf{TRUE}) (\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}')$  holds, where  $(\mathbf{a}''_k, \nu''_k) = \Psi_k(\mathbf{f})$ ;
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, \text{jr } \mathbf{r}_s, k)$ , then  $(\mathbf{a}''_k * \nu''_k * \mathsf{TRUE}) (\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}')$  holds, where  $(\mathbf{a}''_k, \nu''_k) = \Psi_k(\mathbb{R}'_k(\mathbf{r}_s))$ ;
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, \text{beq } \mathbf{r}_s, \mathbf{r}_t, \mathbf{f}; \mathbb{I}, k)$  and  $\mathbb{R}'_k(\mathbf{r}_s) = \mathbb{R}'_k(\mathbf{r}_t)$ , then  $(\mathbf{a}''_k * \nu''_k * \text{TRUE}) \ (\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}')$  holds, where  $(\mathbf{a}''_k, \nu''_k) = \Psi_k(\mathbf{f})$ ;
  - for any k, if  $\mathbb{T}'_k = (\mathbb{C}_k, \mathbb{R}'_k, \text{bgtz } \mathbf{r}_s, \mathbf{f}; \mathbb{I}, k)$  and  $\mathbb{R}'_k(\mathbf{r}_s) > 0$ , then  $(\mathbf{a}''_k * \nu''_k * \text{TRUE}) \ (\mathbb{H}', (\mathbb{R}'_k, k), \mathbb{L}')$  holds, where  $(\mathbf{a}''_k, \nu''_k) = \Psi_k(\mathbf{f});$

Proof sketch: By Lemma 7.7, 7.12 and 7.10.

## 7.4 Concurrent Separation Logic (CSL)

Both AGL and SAGL treat lock/unlock primitives as normal instructions. They do not require that shared memory be protected by locks. This shows the generality of the R-G method, which makes no assumption about language constructs for synchronizations. Any ad-hoc synchronizations can be verified using the R-G method.

If we focus on a special class of programs following Hoare [51] where accesses of shared resources are protected by critical regions (implemented by locks in our language),

we can further simplify our SAGL logic and derive a variation of CSL (CSL adapted to our assembly language).

#### 7.4.1 CSL Specifications and Rules

In CSL, shared memory is partitioned and each part is protected by a unique lock. For each part of the partition, an invariant is assigned to specify its well-formedness. A thread cannot access shared memory unless it has acquired the corresponding lock. After the lock is acquired, the thread takes advantage of mutual-exclusion provided by locks and treats the part of memory as private. When the thread releases the lock, it must ensure that the part of memory is well-formed with regard to the corresponding invariant. In this way the following global invariant is enforced:

#### Shared resources are well-formed outside critical regions.

Figure 7.9 shows the specification constructs for CSL. The program specification  $\phi$  contains a collection of code heap specifications for each thread and the specification  $\Gamma$  for lock-protected memory. Code heap specification  $\psi$  maps a code label to an assertion  $\nu$  as the precondition of the corresponding instruction sequence. Here  $\nu$  plays similar role of the private predicate in SAGL. Since each thread privately owns the lock protected memory if it owns the lock, all memory accessible by a thread is viewed as private memory. Therefore we do not need an assertion a to specify the shared memory as we did in SAGL. This also explains why we do not need assumptions and guarantees in CSL. The specification  $\Gamma$  of lock-protected memory maps a lock to an invariant m, which specifies the corresponding part of memory. The invariant m is simply a predicate over memory because the register file is private to each thread.

**Inference rules.** The inference rules for CSL are presented in Figure 7.11. The PROG rule requires that there be a partition of the global memory into n+1 parts. Each  $\mathbb{H}_k$  is privately owned by thread  $\mathbb{T}_k$ . The well-formedness of  $\mathbb{T}_k$  is checked by applying the THRD rule.  $\mathbb{H}_s$ 

$$\begin{split} \mathbf{m} * \mathbf{m}' &\triangleq \lambda \mathbb{H}. \exists \mathbb{H}_{1}, \mathbb{H}_{2}. \ (\mathbb{H}_{1} \uplus \mathbb{H}_{2} = \mathbb{H}) \land \mathbf{m} \ \mathbb{H}_{1} \land \mathbf{m}' \ \mathbb{H}_{2} \\ \nu * \mathbf{m} &\triangleq \lambda \mathbb{X}@(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \exists \mathbb{H}_{1}, \mathbb{H}_{2}. \ (\mathbb{H}_{1} \uplus \mathbb{H}_{2} = \mathbb{H}) \land \nu \ (\mathbb{H}_{1}, (\mathbb{R}, k), \mathbb{L}) \land \mathbf{m} \ \mathbb{H}_{2} \\ \forall_{*} x \in S. \ P(x) &\triangleq \begin{cases} \exp & \text{if } S = \emptyset \\ P(x_{i}) * \forall_{*} x \in S'. \ P(x) & \text{if } S = S' \uplus \{x_{i}\} \end{cases} \\ \\ \text{Precise}(\mathbf{m}) &\triangleq \forall \mathbb{H}, \mathbb{H}_{1}, \mathbb{H}_{2}. \ \mathbb{H}_{1} \subseteq \mathbb{H} \land \mathbb{H}_{2} \subseteq \mathbb{H} \land \mathbf{m} \ \mathbb{H}_{1} \land \mathbf{m} \ \mathbb{H}_{2} \to \mathbb{H}_{1} = \mathbb{H}_{2} \\ \\ \text{Precise}(\Gamma) &\triangleq \forall l \in dom(\Gamma). \ \text{Precise}(\Gamma(l)) \\ \nu \Rightarrow \nu' &\triangleq \forall \mathbb{X}. \ \nu \ \mathbb{X} \to \nu' \ \mathbb{X} \\ &\text{acq } l \ \nu &\triangleq \lambda(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \ \nu \ (\mathbb{H}, (\mathbb{R}, k), \mathbb{L}\{l \rightsquigarrow k\}) \\ \\ \text{rel } l \ \nu &\triangleq \lambda(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \ \exists (\mathbb{H}', \mathbb{R}') = \operatorname{NextS}_{\iota}(\mathbb{H}, \mathbb{R}). \ \nu \ (\mathbb{H}', (\mathbb{R}', k), \mathbb{L}) \end{cases} \end{split}$$





Figure 7.11: CSL Inference Rules

#### $\psi, \Gamma \vdash \{\nu\} \iota \{\nu'\}$ (Well-formed instructions)

$$\frac{\nu * \mathbf{n} \Rightarrow \operatorname{acq} l \nu'}{\psi, \Gamma\{l \to \mathbf{m}\} \vdash \{\nu\} \operatorname{lock} l\{\nu'\}} (\operatorname{LOCK}) \qquad \frac{\nu \Rightarrow (\operatorname{rel} l \nu') * \mathbf{m}}{\psi, \Gamma\{l \to \mathbf{m}\} \vdash \{\nu\} \operatorname{unlock} l\{\nu'\}} (\operatorname{UNLOCK}) \\ \forall \mathbb{X}@(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \forall \mathbb{I}. \\ \nu \mathbb{X} \land (\{1, \dots, 1 + \mathbb{R}(\mathbf{r}_s) - 1\} \notin \operatorname{dom}(\mathbb{H})) \to \mathbb{R}(\mathbf{r}_s) > 0 \land \nu' \mathbb{X}' \\ \operatorname{where} \mathbb{X}' = (\mathbb{H}\{1 \to \dots, 1 + \mathbb{R}(\mathbf{r}_s) - 1 \to \dots\}, (\mathbb{R}\{\mathbf{r}_d \to 1\}, k), \mathbb{L}) \\ \psi, \Gamma \vdash \{\nu\} \operatorname{alloc} \mathbf{r}_d, \mathbf{r}_s \{\nu'\} \qquad (\operatorname{ALLOC}) \\ \frac{\nu \Rightarrow \nu' \circ \operatorname{NextS}_{\iota} \qquad \iota \in \{\operatorname{addu}, \operatorname{addiu}, \operatorname{subu}, \operatorname{lw}, \operatorname{sw}, \operatorname{free}\}}{\psi, \Gamma \vdash \{\nu\} \iota \{\nu'\}} (\operatorname{SIMPLE}) \\ \frac{\forall \mathbb{X}@(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \nu \mathbb{X} \to ((\mathbb{R}(\mathbf{r}_s) \leq 0 \to \nu' \mathbb{X}) \land (\mathbb{R}(\mathbf{r}_s) > 0 \to \psi(\mathbf{f}) \mathbb{X}))}{\psi, \Gamma \vdash \{\nu\} \operatorname{bgtz} \mathbf{r}_s, \mathbf{f} \{\nu'\}} (\operatorname{BGTZ}) \\ \frac{\forall \mathbb{X}@(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \nu \mathbb{X} \to ((\mathbb{R}(\mathbf{r}_s) \neq \mathbb{R}(\mathbf{r}_t) \to \nu' \mathbb{X}) \land (\mathbb{R}(\mathbf{r}_s) = \mathbb{R}(\mathbf{r}_t) \to \psi(\mathbf{f}) \mathbb{X}))}{\psi, \Gamma \vdash \{\nu\} \operatorname{bgtz} \mathbf{r}_s, \mathbf{r}_t, \mathbf{f} \{\nu'\}} (\operatorname{BEQ})$$

Figure 7.12: CSL Inference Rules (Cont'd)

is the part of memory protected by free locks (locks not owned by any threads). It must satisfy the invariants specified in  $\Gamma$ . Here  $a_{\Gamma}$  is the separating conjunction of invariants assigned to free locks in  $\Gamma$ , which is defined as:

$$\mathbf{a}_{\Gamma} \triangleq \lambda(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}). \ (\forall_* l \in (dom(\Gamma) - dom(\mathbb{L})). \ \Gamma(l)) \ \mathbb{H},$$
(7.6)

that is, *shared resources are well-formed outside of critical regions*. Here  $\forall_*$  is an indexed, finitely iterated separating conjunction, which is formalized in Figure 7.10. Separating conjunctions with memory predicates ( $\nu * m$  and m \* m') are also defined in Figure 7.10. As in O'Hearn's original work on CSL [78], we also require invariants specified in  $\Gamma$  to be precise (*i.e.*, Precise( $\Gamma$ ), as defined in Figure 7.10), therefore we know  $a_{\Gamma}$  is also precise.

The THRD rule checks the well-formedness of threads. It requires that the current extended thread state satisfies the precondition  $\nu$ . Since  $\nu$  only cares about the resource privately owned by the thread, it takes  $\mathbb{L}_k$  instead of complete  $\mathbb{L}$  as argument. Recall that

$$\frac{\psi, \Gamma \vdash \{\nu\} \mathbb{I}}{\psi * \mathfrak{m}, \Gamma \uplus \Gamma' \vdash \{\nu * \mathfrak{m}\} \mathbb{I}} (FRAME-S) \qquad \qquad \frac{\psi, \Gamma \vdash \{\nu\} \iota \{\nu'\}}{\psi * \mathfrak{m}, \Gamma \uplus \Gamma' \vdash \{\nu * \mathfrak{m}\} \iota \{\nu' * \mathfrak{m}\}} (FRAME-I)$$
where  $\psi * \mathfrak{m} \triangleq \lambda \mathfrak{f}. \psi(\mathfrak{f}) * \mathfrak{m} \quad \text{if } \mathfrak{f} \in dom(\psi)$ 

$$\frac{\psi, \Gamma \vdash \{\nu\} \mathbb{I} \quad \psi, \Gamma \vdash \{\nu'\} \mathbb{I}}{\psi, \Gamma \vdash \{\nu \land \nu'\} \mathbb{I}} (CONJ-S) \qquad \qquad \frac{\psi, \Gamma \vdash \{\nu_1\} \iota \{\nu'_1\} \quad \psi, \Gamma \vdash \{\nu_2\} \iota \{\nu'_2\}}{\psi, \Gamma \vdash \{\nu_1 \land \nu_2\} \iota \{\nu'_1 \land \nu'_2\}} (CONJ-I)$$

#### Figure 7.13: Admissible Rules for CSL

 $\mathbb{L}_k$  is defined in (7.2) in Section 7.3 to represent the subset of  $\mathbb{L}$  which maps locks to k. The CDHP rule and rules for instruction sequences are similar to their counterparts in AGL and SAGL and require no more explanation.

In the LOCK rule, we use "acq  $l \nu'$ " to represent the weakest precondition of  $\nu'$ ; and " $\nu \Rightarrow \nu'$ " for logical implication lifted for state predicates. They are formalized in Figure 7.10. If the lock l instruction successfully acquires the lock l, we know by our global invariant that the part of memory protected by l satisfies the invariant  $\Gamma(l)$  (*i.e.*, m), because l is a free lock before lock l is executed. Therefore, we can carry the knowledge m in the postcondition  $\nu'$ . Also, carrying m in  $\nu'$  allows subsequent instructions to access that part of memory, since separation logic predicates capture ownerships of memory.

In the UNLOCK rule, "rel  $l \nu'$ " is the weakest precondition for  $\nu'$  (see Fig. 7.10). At the time the lock l is released, the memory protected by l must be well formed with respect to  $m = \Gamma(l)$ . The separating conjunction here ensures that  $\nu'$  does not specify this part of memory. Therefore the following instructions cannot use the part of memory unless the lock is acquired again. Rules for other instructions are straightforward and are not shown here.

Figure 7.13 shows admissible rules for CSL, including the frame rules and conjunction rules, which can be proved as lemmas in our meta-logic based on the rules shown in Figure 7.11. The frame rules (the FRAME-S rule and the FRAME-I rule) are very similar to the hypothetical frame rules presented in [80]. Interested readers can refer to previous papers on separation logic for their meanings.

#### 7.4.2 Interpretation of CSL in SAGL

We prove the soundness of CSL by giving it an interpretation in SAGL, and proving CSL rules as derivable lemmas. This interpretation also formalizes the specialization made for CSL to achieve the simplicity.

From SAGL's point of view, each thread has two parts of memory: the private and the shared. In CSL, the private memory of a thread includes the memory protected by locks held by the thread and the memory that will never be shared. The shared memory are the parts protected by free locks. Therefore, we can use the following interpretation to translate a CSL specification to a SAGL specification:

$$\llbracket \nu \rrbracket_{\Gamma} \triangleq (\mathbf{a}_{\Gamma}, \nu) \tag{7.7}$$

$$[ [\psi] ]_{\Gamma} \triangleq \lambda \mathbf{f} . [ [\psi(\mathbf{f})] ]_{\Gamma} \text{ if } \mathbf{f} \in dom(\psi) , \qquad (7.8)$$

where  $a_{\Gamma}$  formalizes the CSL invariant and is defined by (7.6). We just reuse CSL specification  $\nu$  as the specification of private memory, and use the separating conjunction  $a_{\Gamma}$  of invariants assigned to free locks as the specification for shared memory.

Since the assumption and guarantee in SAGL only specifies shared memory, we can define  $\mathbb{A}_{\Gamma}$  and  $\mathbb{G}_{\Gamma}$  for CSL threads:

$$A_{\Gamma} \triangleq \lambda \mathbb{X}@(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}), \mathbb{X}'@(\mathbb{H}', (\mathbb{R}', k'), \mathbb{L}').\mathbb{R} = \mathbb{R}' \land k = k' \land (\mathbf{a}_{\Gamma} \mathbb{X} \to \mathbf{a}_{\Gamma} \mathbb{X}')$$
(7.9)  
$$\mathbb{G}_{\Gamma} \triangleq \lambda \mathbb{X}@(\mathbb{H}, (\mathbb{R}, k), \mathbb{L}), \mathbb{X}'@(\mathbb{H}', (\mathbb{R}', k'), \mathbb{L}'). k = k' \land \mathbf{a}_{\Gamma} \mathbb{X} \land \mathbf{a}_{\Gamma} \mathbb{X}'$$
(7.10)

which enforces the invariant  $a_{\Gamma}$  of shared memory.

With above interpretations, we can prove the following soundness theorem.

- **Theorem 7.14 (CSL-Soundness)** 1. If  $\psi$ ,  $\Gamma \vdash \{\nu\} \iota \{\nu'\}$  in CSL, then  $\llbracket \psi \rrbracket_{\Gamma}, \mathbb{A}_{\Gamma}, \mathbb{G}_{\Gamma} \vdash \{\llbracket \nu \rrbracket_{\Gamma}\} \iota \{\llbracket \nu' \rrbracket_{\Gamma}\}$  in SAGL;
  - 2. If  $\psi, \Gamma \vdash \{\nu\} \mathbb{I}$  in CSL and  $\mathsf{Precise}(\Gamma)$ , then  $\llbracket \psi \rrbracket_{\Gamma}, \mathbb{A}_{\Gamma}, \mathbb{G}_{\Gamma} \vdash \{\llbracket \nu \rrbracket_{\Gamma}\} \mathbb{I}$  in SAGL;

| (1)  | start:  | -{(emp, emp)}                                                                      |        |                                   |
|------|---------|------------------------------------------------------------------------------------|--------|-----------------------------------|
| (2)  |         | addiu r1, r0, 1                                                                    | ;;     | local int x, y;                   |
| (3)  |         | alloc r2, r1                                                                       | ;;     | x := alloc(1);                    |
|      |         | -{(emp, $r_2 \mapsto \_$ )}                                                        |        |                                   |
| (4)  |         | addiu r1, r0, <i>m</i>                                                             |        |                                   |
| (5)  |         | sw r1, 0(r2)                                                                       | ;;     | [x] := m;                         |
|      |         | -{(emp, $(\mathbf{r}_2 \mapsto m) \wedge \mathbf{r}_1 = m$ )}                      |        |                                   |
| (6)  |         | lw r3, 0(r2)                                                                       | ;;     | y := [x];                         |
|      |         | -{(emp, $(\mathbf{r}_2 \mapsto m) \wedge \mathbf{r}_1 = m \wedge \mathbf{r}_3 = m$ | $n)\}$ |                                   |
| (7)  |         | beq r1, r3, safe                                                                   | ;;     | <b>while</b> (y == m){}           |
| (8)  | unsafe: | -{(emp, False)}                                                                    |        |                                   |
| (9)  |         | free r0                                                                            | ;;     | <pre>free(0); (* unsafe! *)</pre> |
| (10) | safe:   | -{(emp, $r_2 \mapsto \_$ )}                                                        |        |                                   |
| (11) |         | j safe                                                                             |        |                                   |
|      |         |                                                                                    |        |                                   |

Figure 7.14: Example 1: Memory Allocation

- 3. If  $\psi, \Gamma \vdash \mathbb{C} : \psi'$  in CSL and  $\mathsf{Precise}(\Gamma)$ , then  $\llbracket \psi \rrbracket_{\Gamma}, \mathbb{A}_{\Gamma}, \mathbb{G}_{\Gamma} \vdash \mathbb{C} : \llbracket \psi' \rrbracket_{\Gamma}$  in SAGL;
- If ψ, Γ ⊢ {ν} (ℍ<sub>k</sub>, T<sub>k</sub>, L) in CSL, Precise(Γ), and a<sub>Γ</sub> (ℍ<sub>s</sub>, \_, L), then [[ψ]]<sub>Γ</sub>, A<sub>Γ</sub>, G<sub>Γ</sub> ⊢ {[[ν]]<sub>Γ</sub>} (ℍ<sub>s</sub>, ℍ<sub>k</sub>, T<sub>k</sub>, L) in SAGL;
- 5. If  $([\psi_1, \ldots, \psi_n], \Gamma), [\nu_1, \ldots, \nu_n] \vdash \mathbb{P}$  in CSL, then  $\Phi, [\llbracket \nu_1 \rrbracket_{\Gamma}, \ldots, \llbracket \nu_n \rrbracket_{\Gamma}] \vdash \mathbb{P}$  in SAGL, where  $\Phi = ([\llbracket \psi_1 \rrbracket_{\Gamma}, \ldots, \llbracket \psi_n \rrbracket_{\Gamma}], [(\mathbb{A}_{\Gamma}, \mathbb{G}_{\Gamma}), \ldots, (\mathbb{A}_{\Gamma}, \mathbb{G}_{\Gamma})]).$

## 7.5 SAGL Examples

We use two complementary examples to demonstrate how SAGL combines merits of AGL and CSL. Figure 7.14 shows a simple program, which allocates a fresh memory cell and then writes into and reads from it. Following the MIPS convention, we assume the register  $r_0$  always contains 0. The corresponding high-level pseudo code is given as comments (followed by ";;"). It is obvious that two threads executing the same code (but may use different *m*) will never interfere with each other, therefore the test in line (7) is always TRUE and the program never reaches the unsafe branch.

It is trivial to certify the code in CSL since there is no memory-sharing at all. However, due to the nondeterministic operation of the alloc instruction, it is challenging to certify the code in AGL because the specification of  $\mathbb{A}$  and  $\mathbb{G}$  requires global knowledge of memory.

```
(\mathbf{m} \mapsto \alpha) * (\mathbf{n} \mapsto \beta)
local int x, y;
                                                            local int x, y;
while(true){
                                                            while(true){
    x := [m];
                                                                x := [n];
    y := [n];
                                              y := [m];
    if(x > y) {[m] := x-y;}
                                                                if(x > y) {[n] := x-y;}
   if(x == y) { break;}
                                                                if(x == y) { break;}
}
                                                           }
                         (\mathbf{m} \mapsto gcd(\alpha, \beta)) * (\mathbf{n} \mapsto gcd(\alpha, \beta))
```

Figure 7.15: Example 2: Parallel GCD

We certify the code in SAGL. Assertions are shown as annotations enclosed in "-{}". Recall that in SAGL the first assertion in the pair specifies shared resources and the second one specifies private resources. We treat all the resources as private, therefore the shared predicate is simply emp. The corresponding  $\mathbb{A}$  and  $\mathbb{G}$  are trivial. The whole verification is as simple as in CSL.

The second example is the GCD example shown in Chapter 5, which is a parallel implementation of the Euclidean algorithm to compute the greatest common divisor (GCD) of  $\alpha$  and  $\beta$ , stored at locations m and n initially. Here we port it to the abstract machine with a preemptive thread model. The high-level pseudo code is shown in Figure 7.15. Memory cells at m and n are shared, but locks are not used for synchronization. Here we only show the code of the two collaborating threads and ignore thread creation, join and termination. To certify the code in CSL, we have to rewrite it by wrapping each memory-access command using "lock" and "unlock" commands and by introducing auxiliary variables. This time we use the "AGL part" of SAGL to certify the code. Figure 7.16 shows the assembly code of the first thread, with specifications as annotations. Private predicates are simply emp. The assumption and guarantee are defined below, where we use primed values (*e.g.*,

```
loop: -{(\exists x, y. (m \mapsto x) * (n \mapsto y) \land gcd(x, y) = gcd(\alpha, \beta), emp)}
         lw r1, m(r0)
                                                                             ;; r1 <- [m]
         -\{(\exists x, y. (\texttt{m} \mapsto x) * (\texttt{n} \mapsto y) \land \textit{gcd}(x, y) = \textit{gcd}(\alpha, \beta) \land \texttt{r}_1 = x, \texttt{emp})\}
                                                                              ;; r2 <- [n]
         lw r2, n(r0)
         -\{(\exists x, y. (\mathtt{m} \mapsto x) * (\mathtt{n} \mapsto y) \land \gcd(x, y) = \gcd(\alpha, \beta) \land \mathtt{r}_1 = x
                                                 \wedge \mathbf{r}_2 \ge y \wedge (x \ge y \rightarrow \mathbf{r}_2 = y), emp)}
         beq r1, r2, done
                                                                              ;; if (r1 == r2) goto done
                                                                              ;; r3 = r1 - r2
         subu r3, r1, r2
         bgtz r1, calc
                                                                              ;; if (r1 > r2) goto calc
                 loop
                                                                              ;; goto loop
         j
calc: -\{(\exists x, y, (\mathfrak{m} \mapsto x) * (\mathfrak{n} \mapsto y) \land gcd(x, y) = gcd(\alpha, \beta) \land (\mathfrak{r}_3 = x - y) \land x > y, emp)\}
         sw r3, m(r0)
                                                                              ;; [m] <- r3
                 loop
                                                                              ;; goto loop
         i
done: -\{(\exists x. (m \mapsto x) * (n \mapsto x) \land x = gcd(\alpha, \beta), emp)\}
         j done
```

Figure 7.16: Parallel GCD–Assembly Code for The First Thread

[m]' and [n]') to represent memory values in the resulting state of each action.

$$\begin{split} \mathbb{A}_1 &\triangleq ([\mathtt{m}] = [\mathtt{m}]') \land ([\mathtt{n}] \geq [\mathtt{n}]') \land ([\mathtt{m}] \geq [\mathtt{n}] \rightarrow [\mathtt{n}] = [\mathtt{n}]') \land (gcd([\mathtt{m}], [\mathtt{n}]) = gcd([\mathtt{m}]', [\mathtt{n}]')) \\ \mathbb{G}_1 &\triangleq ([\mathtt{n}] = [\mathtt{n}]') \land ([\mathtt{m}] \geq [\mathtt{m}]') \land ([\mathtt{n}] \geq [\mathtt{m}] \rightarrow [\mathtt{m}] = [\mathtt{m}]') \land (gcd([\mathtt{m}], [\mathtt{n}]) = gcd([\mathtt{m}]', [\mathtt{n}]')) \end{split}$$

The example shown in Figure 7.17 is adapted from O'Hearn [79]. P-V primitives are firstly implemented using locks, and then they are used for synchronization. This example illustrates the support of redistribution of shared and private memory in SAGL.

### 7.6 Discussions and Summary

O'Hearn [78] and Brookes [14] proposed CSL for a high-level parallel language following Hoare [51]. Synchronization in the language is achieved by the conditional critical region (CCR) in the form of "with r when b do c". Semantics of CCRs is as follows: the statement c can be executed only if the resource r has not been acquired by others and the Boolean expression b is true; otherwise the thread will be blocked. We adapt CSL to an assembly

 $\mathsf{I}(\mathsf{s}, x) \stackrel{\Delta}{=} (\mathsf{s} \mapsto x) * ((x = 0 \land \mathsf{emp}) \lor (x = 1 \land 10 \mapsto))$ l(s) $\triangleq \exists x. \mathsf{I}((\mathsf{s}, x))$  $\triangleq \{l_1 \rightsquigarrow \mathsf{I}(\texttt{free}), l_2 \rightsquigarrow \mathsf{I}(\texttt{busy})\}$ Г  $P_free: -{(a_{\Gamma}, emp)}$ ;; while(true){ lock l\_1 lock  $l_1$ ;; -{( $a_{\Gamma}$ , l(free))} r1, free(r0) lw ;; -{( $a_{\Gamma}$ , l(free,  $r_1$ ))} bgtz r1, dec\_P if([free]>0) break; ;; -{( $a_{\Gamma}$ ,  $r_1 = 0 \land I(free, r_1)$ )} unlock l\_1 unlock  $l_1$ ;;  $-{(a_{\Gamma}, emp)}$ P\_free ;; } j dec\_P: -{(a $_{\Gamma}$ , r $_1 = 1 \land I(free, r_1)$ )} addiu r2, r0, 1 subu r1, r1, r2 ;; [free] <- [free]-1 -{( $a_{\Gamma}$ ,  $r_1 = 0 \land I(free, 1)$ )} st r1, free(r0) -{(a<sub> $\Gamma$ </sub>, (10  $\mapsto$  \_) \* l(free, 0))} -{(a<sub> $\Gamma$ </sub>, (10  $\mapsto$  \_) \* l(free))} unlock l\_1 ;; unlock  $l_1$ -{( $a_{\Gamma}$ ,  $10 \mapsto \_$ )} body j body:  $-\{(a_{\Gamma}, 10 \mapsto )\}$ addiu r2, r0, mr2, 10(r0) ;; [10] <- m sw j V\_busy V\_busy: -{(a<sub> $\Gamma$ </sub>, 10  $\mapsto$  \_)} lock 1\_2 ;; lock  $l_2$ -{(a<sub> $\Gamma$ </sub>, (10  $\mapsto$  \_) \* I(busy))} -{(a<sub> $\Gamma$ </sub>, (10  $\mapsto$  \_) \* l(busy,0))} lw r1, busy(r0) addiu r1, r0, 1 ;; [busy] <- [busy]+1 r1, busy(r0) s₩  $-\{(a_{\Gamma}, I(busy, 1))\}$ unlock 1\_2 ;; unlock  $l_2$  $-{(a_{\Gamma}, emp)}$ done j  $-\{(a_{\Gamma}, emp)\}$ done: done j

Figure 7.17: SAGL Example: Synchronizations Based on P-V Operations

language. The CCR can be implemented using our lock/unlock primitives. Each lock in our language corresponds to a resource name at the high-level. Atomic instructions in our assembly language are very similar to actions in Brookes Semantics [14], where semantic functions are defined for statements and expressions. These semantic functions can be viewed as a translation from the high-level language to a low-level language similar to ours. Recently, Reynolds [88] and Brookes [15] have studied grainless semantics for concurrency. Brookes also gives a grainless semantics to CSL [15].

The PROG rule of our CSL corresponds to O'Hearn's parallel composition rule [78]. The number of threads in our machine is fixed, therefore the nested parallel composition statement supported by Brookes [14] is not supported in our language. We studied verification of assembly code with dynamic thread creation in an earlier paper [34].

CSL is still evolving. Bornat *et al.* [13] proposed a refinement of CSL with fine-grained resource accounting. Parkinson *et al.* [82] applied CSL to verify a non-blocking implementation of stacks. As in the original CSL, these works also assume language constructs for synchronizations. We suspect that there exist reductions from these variations to SAGL-like logics. We leave this as our future work.

Concurrently with our work on SAGL, Vafeiadis and Parkinson [95] proposed another approach to combining rely/guarantee and separation logic, which we refer to here as RGSep. Both RGSep and SAGL partition memory into shared and private parts. However, shared memory cannot be accessed directly in RGSep. It has to be converted into private first to be accessed. Conversions can only occur at boundaries of critical regions, which is a built-in language construct required by RGSep to achieve atomicity. RGSep, in principle, does not assume smallest granularity of transitions. In SAGL, shared memory can be accessed directly, or be converted into private first and then accessed. Conversions can be made dynamically at any program point, instead of being coupled with critical regions. However, like A-G reasoning, SAGL assumes smallest granularity. We suspect that RGSep can be compiled into a specialized version of SAGL, following the way we translate CSL. On the other hand, if our instructions are wrapped using critical regions, SAGL might be derived from RGSep too.

We also use SAGL as the basis to formalize the relationship between CSL and R-G reasoning. We encode the CSL invariant as an assumption and guarantee in SAGL, and prove that CSL rules are derivable from corresponding SAGL rules with the specific assumption and guarantee.
## **Chapter 8**

## **Conclusions and Future Work**

System software consists of program modules that use many language features and span different abstraction levels. It is extremely difficult to design a verification system (*e.g.*, a type system or a program logic) to certify all the modules, just like we never use a single programming language to implement the whole system. We propose a new methodology in this thesis to solve this problem: we use the most appropriate verification system to certify individual program modules, and use a foundational open framework to support interoperability of different verification systems, so that certified modules can be linked in this common framework.

In this thesis we presented the OCAP framework, which is designed to satisfy the requirements over an open framework: extensibility, modularity and expressiveness. OCAP is not designed with a priori knowledge of foreign verification systems. It uses an extensible and heterogeneous program specification. Taking advantage of Coq's support of dependent types, specifications in foreign systems for modules can be easily incorporated as part of OCAP specifications. The heterogeneous program specification also allows OCAP to specify embedded code pointers, which enables OCAP's support for modularity. When one side of system code or client code is specified and certified in a foreign verification system, no knowledge about the other side is required. Modules certified in one verification system can be adapted in OCAP to interoperate with other modules in a different system without redoing the proof. The assertions used in OCAP inference rules are expressive enough to specify invariants enforced in most type systems and program logics, such as memory safety, well-formedness of stacks, non-interference between concurrent threads, *etc.*. The soundness of OCAP ensures that these invariants are maintained when foreign systems are embedded in the framework.

We also developed program logics to certify low-level code with different features. The SCAP logic can be applied to certify sequential assembly code with stack-based control abstractions. Instead of treating return pointers as first-class code pointers (which require "impredicative types" [68, 75]), SCAP specifies the invariant at each program point using a pair of a precondition and a guarantee (which states the obligation that the current function must fulfill before it can return or throw an exception). These guarantees, when chained together, are used to specify the well-formedness of a logical control stack. A function can also cut to any return pointer on the stack if it can establish the well-formedness of its control stack. We have shown that SCAP can support most stack-based control abstractions, including normal function call/return, tail call, exception handling based on stack cutting and stack unwinding [85], weak continuations in C-- [85], setjmp/longjmp in C [61], and multi-return function call [89].

The CMAP logic extends rely-guarantee method for shared-state concurrency verification [59] with unbounded dynamic thread creations. It unifies the concepts of a thread's assumption/guarantee and its environment's guarantee/assumption, and allows a thread to change its assumption/guarantee to track the composition of its dynamically changing environment.

We showed that SCAP and a variation of CMAP (CMAP<sup>-</sup>) can be embedded into the OCAP framework. Recent work by Guo *et al.* [43] has shown that CMAP itself can be embedded into OCAP too. Applications of OCAP to support interoperation of verification systems are also interesting. In the first application, we showed how to link client code in TAL with a simple certified memory management library. TAL only supports weak-memory updates and the free memory is invisible to TAL code. The memory management

library is specified in SCAP, which supports reasoning about operations over free memory and still ensures that the invariants of TAL code is maintained. In the second application, we showed how to construct foundational certified packages for concurrent code *without* trusting the scheduler. The user thread code is certified using the rely-guarantee method [59]; the thread scheduler is certified as sequential code in SCAP. They are linked in OCAP to construct FPCC packages. Another application of OCAP, shown by Lin *et al.* [64], links TAL code with a conservative garbage collector certified in SCAP.

This thesis also studied the relationship between rely-guarantee reasoning and concurrent separation logic, two widely used methodologies for modular verification of sharedstate concurrent programs. The comparison is based on an abstract machine with preemptive threads. We also proposed the SAGL logic, which combines the merits of both sides. SAGL is as general as rely-guarantee reasoning, but has better support of modularity because of its application of the local-reasoning idea from separation logic. We gave a formal embedding of a variant of CSL to SAGL by defining the program invariant enforced in CSL as special assumptions and guarantees in SCAL. This shows that SAGL is more general than CSL. It also serves as a new way to prove the soundness of CSL.

**Discussions and future work.** The design of OCAP follows the invariant-based proof methodology, which is applied in most verification systems for safety properties. Given a verification system designed following the same methodology, it can be embedded into OCAP by defining an interpretation that encodes the program invariant enforced in the system. The linking of modules certified in different systems actually tests whether invariants enforced in these systems match at the point the interaction occurs. This methodology is very general for certifying safety properties of system software, but it is not clear how to extend it to support other properties, such as termination, liveness, fairness and resource usages. These properties are especially interesting for embedded and real-time systems. We will extend the OCAP framework and design program logics to support them in the future.

OCAP gives a general framework and formal disciplines for interaction of different verification systems, but it does not automatically solve the interaction problem for all systems. Interaction between different systems is always a challenging problem. As we showed in Chapter 6, in each interoperation scenario, we need to carefully formulate the program invariants and make sure they actually match at the linking point. This needs to be done for each specific applications and is non-trivial. We will try to find more applications to thoroughly test the applicability of OCAP.

The machine used by the OCAP framework is a sequential machine without support of interrupts and interactions with external devices. If we want to support the preemptive thread model on a single processor machine, we need to add the support of hardware interrupts and extend the OCAP framework to support interrupts too. Then we can might be able to embed SAGL and CSL shown in Chapter 7 into OCAP. Again, this will be part of the future work.

Another interesting future work is to push the framework and program logics to higher level. Currently the framework and all the program logics presented in this paper work at the assembly level, therefore we do not need to trust compilers. However, the specification at the assembly level is very complex because of the low-level details, such as calling conventions. To solve this problem, we can design program logics for higher level languages, such as C. Some low-level details can be abstracted away in specifications for higher-level languages. Then the interpretation that maps high-level specifications to low-level specifications needs to formalize a compilation procedure for the high level language. The soundness of the interpretation will be similar to the main theorem of type-preserving compilations [69].

## Bibliography

- M. Abadi and L. Lamport. Conjoining specifications. ACM Trans. on Programming Languages and Systems, 17(3):507–535, 1995.
- [2] A. Ahmed and D. Walker. The logical approach to stack typing. In Proc. of the 2003 ACM SIGPLAN Int'l workshop on Types in Lang. Design and Impl., pages 74–85. ACM Press, 2003.
- [3] A. J. Ahmed. Semantics of Types for Mutable State. PhD thesis, Princeton University, 2004.
- [4] M. Aiken, M. Fähndrich, C. Hawblitzel, G. Hunt, and J. Larus. Deconstructing process isolation. In *MSPC'06: Proceedings of the 2006 workshop on Memory system performance and correctness*, pages 1–10, New York, NY, USA, Oct. 2006. ACM.
- [5] A. W. Appel. *Compiling with Continuations*. Cambridge University Press, New York, 1992.
- [6] A. W. Appel. Foundational proof-carrying code. In *LICS'01*, pages 247–258. IEEE Comp. Soc., June 2001.
- [7] A. W. Appel and A. P. Felty. A semantic model of types and machine instructions for proof-carrying code. In *Proc. 27th ACM Symp. on Principles of Prog. Lang.*, pages 243–253. ACM Press, 2000.

- [8] A. W. Appel and D. McAllester. An indexed model of recursive types for foundational proof-carrying code. *TOPLAS*, 23(5):657–683, 2001.
- [9] A. W. Appel, P.-A. Melliès, C. D. Richards, and J. Vouillon. A very modal model of a modern, major, general type system. In *Proc. POPL'07*, pages 109–122, New York, NY, USA, 2007. ACM Press.
- [10] K. R. Apt. Ten years of Hoare's logic: A survey part I. ACM Trans. on Programming Languages and Systems, 3(4):431–483, 1981.
- [11] N. Benton. A typed, compositional logic for a stack-based abstract machine. In Proc. Third Asian Symp. on Prog. Lang. and Sys. (APLAS'05), LNCS 3780. Springer-Verlag, November 2005.
- [12] J. Berdine, P. O'hearn, U. Reddy, and H. Thielecke. Linear continuation-passing. *Higher Order Symbol. Comput.*, 15(2-3):181–208, 2002.
- [13] R. Bornat, C. Calcagno, P. O'Hearn, and M. Parkinson. Permission accounting in separation logic. In Proc. 32nd ACM Symp. on Principles of Prog. Lang., pages 259– 270, 2005.
- [14] S. Brookes. A semantics for concurrent separation logic. In *Proc. 15th International Conference on Concurrency Theory (CONCUR'04)*, volume 3170 of *LNCS*, pages 16–34, 2004.
- [15] S. Brookes. A grainless semantics for parallel programs with shared mutable data. In *Proc. MFPS XXI*, volume 155 of *Electr. Notes Theor. Comput. Sci.*, pages 277–307, 2006.
- [16] S. Brookes. A semantics for concurrent separation logic. *Theoretical Computer Science*, 375(1-3):227–270, 2007. Journal version of [14].

- [17] H. Cai, Z. Shao, and A. Vaynberg. Certified self-modifying code. In Proc. 2007 ACM SIGPLAN Conference on Programming Language Design and Implementation (PLDI'07), pages 66–77, New York, NY, USA, June 2007. ACM Press.
- [18] S. Chaki, E. Clarke, A. Groce, S. Jha, and H. Veith. Modular verification of software components in C. In *ICSE'03: International Conference on Software Engineering*, pages 385–395, 2003.
- [19] B.-Y. Chang, A. Chlipala, G. Necula, and R. Schneck. The open verifier framework for foundational verifiers. In *TLDI'05*, pages 1–12, Jan. 2005.
- [20] D. Chase. Implementation of exception handling, Part I. The Journal of C Language Translation, 5(4):229–240, June 1994.
- [21] W. D. Clinger. Proper tail recursion and space efficiency. In Proc. 1997 ACM Conf. on Prog. Lang. Design and Impl., pages 174–185, New York, 1997. ACM Press.
- [22] C. Colby, P. Lee, G. Necula, F. Blau, M. Plesko, and K. Cline. A certifying compiler for Java. In *Proc. 2000 ACM Conf. on Prog. Lang. Design and Impl.*, pages 95–107, New York, 2000. ACM Press.
- [23] M. E. Conway. Design of a separable transition-diagram compiler. *Communications of the ACM*, 6(7):396–408, July 1963.
- [24] Coq Development Team. The Coq proof assistant reference manual. The Coq release v8.0, Oct. 2005.
- [25] T. Coquand and G. Huet. The calculus of constructions. *Information and Computation*, 76:95–120, 1988.
- [26] K. Crary. Toward a foundational typed assembly language. Technical Report CMU-CS-02-196, Carnegie Mellon University, School of Computer Science, Dec. 2002.

- [27] K. Crary. Toward a foundational typed assembly language. In Proc. 30th ACM Symp. on Principles of Prog. Lang., pages 198–212, 2003.
- [28] K. Crary and S. Sarkar. Foundational certified code in a metalogical framework. In CADE'03, volume 2741 of LNCS, pages 106–120. Springer, 2003.
- [29] C. Demartini, R. Iosif, and R. Sisto. dSPIN: A dynamic extension of SPIN. In Proc. 5th and 6th International SPIN Workshops on Theoretical and Practical Aspects of SPIN Model Checking, pages 261–276, London, UK, 1999. Springer-Verlag.
- [30] S. J. Drew, J. Gough, and J. Ledermann. Implementing zero overhead exception handling. Technical Report 95-12, Faculty of Information Technology, Queensland U. of Technology, Brisbane, Australia, 1995.
- [31] X. Feng. An open framework for certified system software: Companion coq code. http://flint.cs.yale.edu/publications/feng-thesis, 2007.
- [32] X. Feng, R. Ferreira, and Z. Shao. On the relationship between concurrent separation logic and assume-guarantee reasoning. In *Proc. 16th European Symposium on Programming (ESOP'07)*, volume 4421 of *Lecture Notes in Computer Science (LNCS)*, pages 173–188. Springer, 2007.
- [33] X. Feng, Z. Ni, Z. Shao, and Y. Guo. An open framework for foundational proofcarrying code. In Proc. 2007 ACM SIGPLAN International Workshop on Types in Language Design and Implementation (TLDI'07), pages 67–78, New York, NY, USA, January 2007. ACM Press.
- [34] X. Feng and Z. Shao. Modular verification of concurrent assembly code with dynamic thread creation and termination. In *Proceedings of the 10th ACM SIGPLAN International Conference on Functional Programming (ICFP'05)*, pages 254–267, New York, NY, USA, September 2005. ACM Press.

- [35] X. Feng, Z. Shao, A. Vaynberg, S. Xiang, and Z. Ni. Modular verification of assembly code with stack-based control abstractions. In *Proc. 2006 ACM SIGPLAN Conference on Programming Language Design and Implementation (PLDI'06)*, pages 401–414, New York, NY, USA, June 2006. ACM Press.
- [36] C. Flanagan and M. Abadi. Object types against races. In CONCUR'99 Concurrency Theory, volume 1664 of LNCS, pages 288–303. Springer-Verlag, 1999.
- [37] C. Flanagan and M. Abadi. Types for safe locking. In *Proceedings of the 8th European Symposium on Programming Languages and Systems*, pages 91–108. Springer-Verlag, 1999.
- [38] C. Flanagan, S. N. Freund, and S. Qadeer. Thread-modular verification for sharedmemory programs. In *Proc. 2002 European Symposium on Programming*, pages 262– 277. Springer-Verlag, 2002.
- [39] C. Flanagan and S. Qadeer. Thread-modular model checking. In Proc. 10th SPIN workshop, pages 213–224, May 2003.
- [40] C. Flanagan and S. Qadeer. A type and effect system for atomicity. In Proceedings of the ACM SIGPLAN 2003 conference on Programming Language Design and Implementation, pages 338–349, 2003.
- [41] D. Giannakopoulou, C. S. Pasareanu, and H. Barringer. Assumption generation for software component verification. In ASE'02: Automated Software Engineering, pages 3–12, 2002.
- [42] D. Grossman. Type-safe multithreading in cyclone. In Proceedings of the 2003 ACM SIGPLAN International workshop on Types in Languages Design and Implementation, pages 13–25, 2003.

- [43] Y. Guo, X. Jiang, Y. Chen, and C. Lin. A certified thread library for multithreaded user programs. In Proc. 1st IEEE & IFIP International Symposium on Theoretical Aspects of Software Engineering (TASE'07), pages 117–126. IEEE Computer Society, June 2007.
- [44] T. Hallgren, M. P. Jones, R. Leslie, and A. Tolmach. A principled approach to operating system construction in haskell. In *Proceedings of the 10th ACM SIGPLAN International Conference on Functional Programming (ICFP'05)*, pages 116–128, New York, NY, USA, September 2005. ACM Press.
- [45] N. A. Hamid and Z. Shao. Interfacing hoare logic and type systems for foundational proof-carrying code. In *Proc. 17th International Conference on Theorem Proving in Higher Order Logics*, volume 3223 of *LNCS*, pages 118–135. Springer-Verlag, Sept. 2004.
- [46] N. A. Hamid, Z. Shao, V. Trifonov, S. Monnier, and Z. Ni. A syntactic approach to foundational proof-carrying code. In *LICS'02*, pages 89–100, July 2002.
- [47] D. R. Hanson. C Interface & Implementations. Add. Wesley, 1997.
- [48] K. Havelund and T. Pressburger. Model checking Java programs using Java pathfinder. *Software Tools for Technology Transfer (STTT)*, 2(4):72–84, 2000.
- [49] T. A. Henzinger, R. Jhala, and R. Majumdar. Race checking by context inference. In PLDI'04: Programming Language Design and Implementation, pages 1–13, 2004.
- [50] C. A. R. Hoare. An axiomatic basis for computer programming. *Communications of the ACM*, 12(10):576–580, Oct. 1969.
- [51] C. A. R. Hoare. Towards a theory of parallel programming. In C. A. R. Hoare and R. H. Perrott, editors, *Operating Systems Techniques*, pages 61–71. Academic Press, 1972.
- [52] C. A. R. Hoare. Communicating sequential processes. *Communications of the ACM*, 21(8):666–677, 1978.

- [53] G. J. Holzmann. Proving properties of concurrent systems with SPIN. In Proc. 6th International Conference on Concurrency Theory (CONCUR'95), volume 962 of LNCS, pages 453–455. Springer, 1995.
- [54] W. A. Howard. The formulae-as-types notion of constructions. In To H.B.Curry: Essays on Computational Logic, Lambda Calculus and Formalism, pages 479–490. Academic Press, 1980.
- [55] G. Hunt, J. Larus, M. Abadi, M. Aiken, P. Barham, M. Fahndrich, C. Hawblitzel, O. Hodson, S. Levi, N. Murphy, B. Steensgaard, D. Tarditi, T. Wobber, and B. Zill. An overview of the Singularity project. Technical Report MSR-TR-2005-135, Microsoft Research, Redmond, WA, 2005.
- [56] G. C. Hunt. Singularity in a nutshell. Talk presented at 2007 Microsoft Research Faculty Summit, Redmond, Washington, July 2007.
- [57] S. S. Ishtiaq and P. W. O'Hearn. BI as an assertion language for mutable data structures. In *Proc. 28th ACM Symp. on Principles of Prog. Lang.*, pages 14–26, 2001.
- [58] L. Jia, F. Spalding, D. Walker, and N. Glew. Certifying compilation for a language with stack allocation. In *Proc. 20th IEEE Symposium on Logic in Computer Science*, pages 407–416, June 2005.
- [59] C. B. Jones. Tentative steps toward a development method for interfering programs. *ACM Trans. on Programming Languages and Systems*, 5(4):596–619, 1983.
- [60] C. B. Jones. Systematic software development using VDM. Prentice Hall International (UK) Ltd., 1986.
- [61] B. W. Kernighan and D. M. Ritchie. *The C Programming Language (Second Edition)*. Prentice Hall, 1988.

- [62] T. Kleymann. Metatheory of verification calculi in lego to what extent does syntax matter? In *TYPES'98*, volume 1657 of *Lecture Notes in Computer Science*, pages 133– 148. Springer, 1998.
- [63] L. Lamport. The temporal logic of actions. *ACM Trans. on Programming Languages and Systems*, 16(3):872–923, May 1994.
- [64] C. Lin, A. McCreight, Z. Shao, Y. Chen, and Y. Guo. Foundational typed assembly language with certified garbage collection. In *Proc. 1st IEEE & IFIP International Symposium on Theoretical Aspects of Software Engineering (TASE'07)*, pages 326–335. IEEE Computer Society, June 2007.
- [65] T. Lindholm and F. Yellin. *The Java Virtual Machine Specification (Second Edition)*. Addison-Wesley, 1999.
- [66] R. Milner. A Calculus of Communicating Systems. Springer-Verlag New York, Inc., 1982.
- [67] J. Misra and K. M. Chandy. Proofs of networks of processes. IEEE Transactions on Software Engineering, 7(4):417–426, 1981.
- [68] G. Morrisett, K. Crary, N. Glew, and D. Walker. Stack-based typed assembly language. In Proc. 1998 Int'l Workshop on Types in Compilation: LNCS Vol 1473, pages 28–52. Springer-Verlag, 1998.
- [69] G. Morrisett, D. Walker, K. Crary, and N. Glew. From System F to typed assembly language. In POPL'98, pages 85–97, 1998.
- [70] G. Morrisett, D. Walker, K. Crary, and N. Glew. From System F to typed assembly language. ACM Trans. on Programming Languages and Systems, 21(3):527 – 568, May 1999.
- [71] D. A. Naumann. Predicate transformer semantics of a higher-order imperative language with record subtyping. *Science of Computer Programming*, 41(1):1–51, 2001.

- [72] G. Necula. Proof-carrying code. In Proc. 24th ACM Symp. on Principles of Prog. Lang., pages 106–119. ACM Press, Jan. 1997.
- [73] G. Necula. *Compiling with Proofs*. PhD thesis, School of Computer Science, Carnegie Mellon Univ., Sept. 1998.
- [74] G. Necula and P. Lee. The design and implementation of a certifying compiler. In Proc. 1998 ACM Conf. on Prog. Lang. Design and Impl., pages 333–344, New York, 1998.
- [75] Z. Ni and Z. Shao. Certified assembly programming with embedded code pointers. In *Proc. 33rd ACM Symp. on Principles of Prog. Lang.*, pages 320–333, 2006.
- [76] Z. Ni and Z. Shao. A translation from typed assembly languages to certified assembly programming. Technical report, Dept. of Computer Science, Yale University, New Haven, CT, Oct. 2006. Available at http://flint.cs.yale.edu/flint/ publications/talcap.html.
- [77] Z. Ni, D. Yu, and Z. Shao. Using xcap to certify realistic systems code: Machine context management. In *Proc. 20th International Conference on Theorem Proving in Higher Order Logics*, volume 4732 of *LNCS*, pages 189–206. Springer-Verlag, Sept. 2007.
- [78] P. W. O'Hearn. Resources, concurrency and local reasoning. In Proc. 15th Int'l Conf. on Concurrency Theory (CONCUR'04), volume 3170 of LNCS, pages 49–67, 2004.
- [79] P. W. O'Hearn. Resources, concurrency and local reasoning. *Theoretical Computer Science*, 375(1-3):271–307, 2007. Journal version of [78].
- [80] P. W. O'Hearn, H. Yang, and J. C. Reynolds. Separation and information hiding. In POPL'04, pages 268–280, 2004.
- [81] S. Owicki and D. Gries. Verifying properties of parallel programs: an axiomatic approach. *Commun. ACM*, 19(5):279–285, 1976.

- [82] M. Parkinson, R. Bornat, and P. O'Hearn. Modular verification of a non-blocking stack. In Proc. 34rd ACM Symp. on Principles of Prog. Lang., pages 297 – 302. ACM Press, Jan. 2007.
- [83] C. Paulin-Mohring. Inductive definitions in the system Coq—rules and properties. In *Proc. TLCA*, volume 664 of *LNCS*, 1993.
- [84] S. Qadeer and J. Rehof. Context-bounded model checking of concurrent software. In TACAS'05: Tools and Algorithms for the Construction and Analysis of Systems, pages 93–107, 2005.
- [85] N. Ramsey and S. P. Jones. A single intermediate language that supports multiple implementations of exceptions. In Proc. 2000 ACM Conf. on Prog. Lang. Design and Impl., pages 285–298, 2000.
- [86] J. H. Reppy. CML: A higher concurrent language. In Proc. 1991 Conference on Programming Language Design and Implementation, pages 293–305, Toronto, Ontario, Canada, 1991. ACM Press.
- [87] J. C. Reynolds. Separation logic: A logic for shared mutable data structures. In Proc. 17th Annual IEEE Symposium on Logic in Computer Science, pages 55–74. IEEE Computer Society, 2002.
- [88] J. C. Reynolds. Toward a grainless semantics for shared-variable concurrency. In Proc. FSTTCS'04, volume 3328 of LNCS, pages 35–48, 2004.
- [89] O. Shivers and D. Fisher. Multi-return function call. In Proc. 2004 ACM SIGPLAN Int'l Conf. on Functional Prog., pages 79–89. ACM Press, Sept. 2004.
- [90] E. W. Stark. A proof technique for rely/guarantee properties. In Proc. 5th Conf. on Foundations of Software Technology and Theoretical Computer Science, volume 206 of LNCS, pages 369–391, 1985.

- [91] R. Stata and M. Abadi. A type system for java bytecode subroutines. In *Prin. of Prog. Lang. (POPL'98)*, pages 149–160. ACM Press, 1998.
- [92] G. L. Steele. Rabbit: a compiler for Scheme. Technical Report AI-TR-474, MIT, Cambridge, MA, 1978.
- [93] K. Stølen. A method for the development of totally correct shared-state parallel programs. In Proc. 2nd International Conference on Concurrency Theory (CONCUR'91), pages 510–525, 1991.
- [94] G. Tan. A Compositional Logic for Control Flow and its Application in Foundational Proof-Carrying Code. PhD thesis, Princeton University, 2004.
- [95] V. Vafeiadis and M. Parkinson. A marriage of rely/guarantee and separation logic. In Proc. 18th International Conference on Concurrency Theory (CONCUR'07), page to appear, 2007.
- [96] J. C. Vanderwaart and K. Crary. A typed interface for garbage collection. In Proc. 2003 ACM SIGPLAN International Workshop on Types in Language Design and Implementation, pages 109–122, 2003.
- [97] D. von Oheimb. Hoare logic for Java in Isabelle/HOL. Concurrency and Computation: Practice and Experience, 13(13):1173–1214, 2001.
- [98] D. P. Walker. Typed Memory Management. PhD thesis, Cornell University, Ithaca, NY, Jan. 2001.
- [99] A. K. Wright and M. Felleisen. A syntactic approach to type soundness. *Information and Computation*, 115(1):38–94, 1994.
- [100] E. Yahav. Verifying safety properties of concurrent Java programs using 3-valued logic. In Proc. 28th ACM Symp. on Principles of Prog. Lang., pages 27–40, New York, NY, USA, 2001. ACM Press.

- [101] D. Yu, N. A. Hamid, and Z. Shao. Building certified libraries for PCC: Dynamic storage allocation. In Proc. 2003 European Symposium on Programming (ESOP'03), April 2003.
- [102] D. Yu and Z. Shao. Verification of safety properties for concurrent assembly code. In Proc. 2004 ACM SIGPLAN Int'l Conf. on Functional Prog., pages 175–188, September 2004.
- [103] Y. Yu. Automated Proofs of Object Code For A Widely Used Microprocessor. PhD thesis, University of Texas at Austin, 1992.